diff options
author | Martynas Venckus <martynas@cvs.openbsd.org> | 2011-04-26 21:14:08 +0000 |
---|---|---|
committer | Martynas Venckus <martynas@cvs.openbsd.org> | 2011-04-26 21:14:08 +0000 |
commit | efa87cb998f8c596af4b5ef0852b71b69fbb8ff0 (patch) | |
tree | 3dfcefc747fc6c5d30f6768fcc287b33764ef5c9 /lib | |
parent | 3cdd713326bb82ace90f020ae3dbaa4c0d533e40 (diff) |
fenv for mips64
Diffstat (limited to 'lib')
-rw-r--r-- | lib/libm/arch/mips64/fenv.c | 316 |
1 files changed, 316 insertions, 0 deletions
diff --git a/lib/libm/arch/mips64/fenv.c b/lib/libm/arch/mips64/fenv.c new file mode 100644 index 00000000000..3f8bdfc8c3c --- /dev/null +++ b/lib/libm/arch/mips64/fenv.c @@ -0,0 +1,316 @@ +/* $OpenBSD: fenv.c,v 1.1 2011/04/26 21:14:07 martynas Exp $ */ + +/* + * Copyright (c) 2011 Martynas Venckus <martynas@openbsd.org> + * + * Permission to use, copy, modify, and distribute this software for any + * purpose with or without fee is hereby granted, provided that the above + * copyright notice and this permission notice appear in all copies. + * + * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES + * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF + * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR + * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES + * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN + * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF + * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. + */ + +#include <sys/cdefs.h> + +#include <fenv.h> + +/* + * The following constant represents the default floating-point environment + * (that is, the one installed at program startup) and has type pointer to + * const-qualified fenv_t. + * + * It can be used as an argument to the functions within the <fenv.h> header + * that manage the floating-point environment, namely fesetenv() and + * feupdateenv(). + */ +fenv_t __fe_dfl_env = 0; + +/* + * The feclearexcept() function clears the supported floating-point exceptions + * represented by `excepts'. + */ +int +feclearexcept(int excepts) +{ + unsigned int fpscr; + + excepts &= FE_ALL_EXCEPT; + + /* Store the current floating-point status register */ + __asm__ __volatile__ ("cfc1 %0, $31" : "=r" (fpscr)); + + /* Clear the requested floating-point exceptions */ + fpscr &= ~excepts; + + /* Load the floating-point status register */ + __asm__ __volatile__ ("ctc1 %0, $31" : : "r" (fpscr)); + + return (0); +} + +/* + * The fegetexceptflag() function stores an implementation-defined + * representation of the states of the floating-point status flags indicated by + * the argument excepts in the object pointed to by the argument flagp. + */ +int +fegetexceptflag(fexcept_t *flagp, int excepts) +{ + unsigned int fpscr; + + excepts &= FE_ALL_EXCEPT; + + /* Store the current floating-point status register */ + __asm__ __volatile__ ("cfc1 %0, $31" : "=r" (fpscr)); + + /* Store the results in flagp */ + *flagp = fpscr & excepts; + + return (0); +} + +/* + * The feraiseexcept() function raises the supported floating-point exceptions + * represented by the argument `excepts'. + */ +int +feraiseexcept(int excepts) +{ + unsigned int fpscr; + + excepts &= FE_ALL_EXCEPT; + + /* Store the current floating-point status register */ + __asm__ __volatile__ ("cfc1 %0, $31" : "=r" (fpscr)); + + fpscr |= excepts | (excepts << 10); + + /* Load the floating-point status register */ + __asm__ __volatile__ ("ctc1 %0, $31" : : "r" (fpscr)); + + return (0); +} + +/* + * This function sets the floating-point status flags indicated by the argument + * `excepts' to the states stored in the object pointed to by `flagp'. It does + * NOT raise any floating-point exceptions, but only sets the state of the flags. + */ +int +fesetexceptflag(const fexcept_t *flagp, int excepts) +{ + unsigned int fpscr; + + excepts &= FE_ALL_EXCEPT; + + /* Store the current floating-point status register */ + __asm__ __volatile__ ("cfc1 %0, $31" : "=r" (fpscr)); + + /* Set the requested status flags */ + fpscr &= ~excepts; + fpscr |= *flagp & excepts; + + /* Load the floating-point status register */ + __asm__ __volatile__ ("ctc1 %0, $31" : : "r" (fpscr)); + + return (0); +} + +/* + * The fetestexcept() function determines which of a specified subset of the + * floating-point exception flags are currently set. The `excepts' argument + * specifies the floating-point status flags to be queried. + */ +int +fetestexcept(int excepts) +{ + unsigned int fpscr; + + excepts &= FE_ALL_EXCEPT; + + /* Store the current floating-point status register */ + __asm__ __volatile__ ("cfc1 %0, $31" : "=r" (fpscr)); + + return (fpscr & excepts); +} + +/* + * The fegetround() function gets the current rounding direction. + */ +int +fegetround(void) +{ + unsigned int fpscr; + + __asm__ __volatile__ ("cfc1 %0, $31" : "=r" (fpscr)); + + return (fpscr & _ROUND_MASK); +} + +/* + * The fesetround() function establishes the rounding direction represented by + * its argument `round'. If the argument is not equal to the value of a rounding + * direction macro, the rounding direction is not changed. + */ +int +fesetround(int round) +{ + unsigned int fpscr; + + /* Check whether requested rounding direction is supported */ + if (round & ~_ROUND_MASK) + return (-1); + + /* Store the current floating-point status register */ + __asm__ __volatile__ ("cfc1 %0, $31" : "=r" (fpscr)); + + /* + * Set the rounding direction + */ + fpscr &= ~_ROUND_MASK; + fpscr |= round; + + /* Load the floating-point status register */ + __asm__ __volatile__ ("ctc1 %0, $31" : : "r" (fpscr)); + + return (0); +} + +/* + * The fegetenv() function attempts to store the current floating-point + * environment in the object pointed to by envp. + */ +int +fegetenv(fenv_t *envp) +{ + /* Store the current floating-point status register */ + __asm__ __volatile__ ("cfc1 %0, $31" : "=r" (*envp)); + + return (0); +} + +/* + * The feholdexcept() function saves the current floating-point environment + * in the object pointed to by envp, clears the floating-point status flags, and + * then installs a non-stop (continue on floating-point exceptions) mode, if + * available, for all floating-point exceptions. + */ +int +feholdexcept(fenv_t *envp) +{ + unsigned int fpscr; + + /* Store the current floating-point status register */ + __asm__ __volatile__ ("cfc1 %0, $31" : "=r" (*envp)); + + /* Clear exception flags in FPSR */ + fpscr = *envp; + fpscr &= ~FE_ALL_EXCEPT; + + /* Mask all exceptions */ + fpscr &= ~(FE_ALL_EXCEPT << _EMASK_SHIFT); + __asm__ __volatile__ ("ctc1 %0, $31" : : "r" (fpscr)); + + return (0); +} + +/* + * The fesetenv() function attempts to establish the floating-point environment + * represented by the object pointed to by envp. The argument `envp' points + * to an object set by a call to fegetenv() or feholdexcept(), or equal a + * floating-point environment macro. The fesetenv() function does not raise + * floating-point exceptions, but only installs the state of the floating-point + * status flags represented through its argument. + */ +int +fesetenv(const fenv_t *envp) +{ + /* Load the floating-point status register */ + __asm__ __volatile__ ("ctc1 %0, $31" : : "r" (*envp)); + + return (0); +} + +/* + * The feupdateenv() function saves the currently raised floating-point + * exceptions in its automatic storage, installs the floating-point environment + * represented by the object pointed to by `envp', and then raises the saved + * floating-point exceptions. The argument `envp' shall point to an object set + * by a call to feholdexcept() or fegetenv(), or equal a floating-point + * environment macro. + */ +int +feupdateenv(const fenv_t *envp) +{ + unsigned int fpscr; + + /* Store the current floating-point status register */ + __asm__ __volatile__ ("cfc1 %0, $31" : "=r" (fpscr)); + + /* Install new floating-point environment */ + fesetenv(envp); + + /* Raise any previously accumulated exceptions */ + feraiseexcept(fpscr); + + return (0); +} + +/* + * The following functions are extentions to the standard + */ +int +feenableexcept(int mask) +{ + unsigned int fpscr, omask; + + mask &= FE_ALL_EXCEPT; + + /* Store the current floating-point status register */ + __asm__ __volatile__ ("cfc1 %0, $31" : "=r" (fpscr)); + + omask = (fpscr >> _EMASK_SHIFT) & FE_ALL_EXCEPT; + fpscr |= mask << _EMASK_SHIFT; + + /* Load the floating-point status register */ + __asm__ __volatile__ ("ctc1 %0, $31" : : "r" (fpscr)); + + return (omask); + +} + +int +fedisableexcept(int mask) +{ + unsigned int fpscr, omask; + + mask &= FE_ALL_EXCEPT; + + /* Store the current floating-point status register */ + __asm__ __volatile__ ("cfc1 %0, $31" : "=r" (fpscr)); + + omask = (fpscr >> _EMASK_SHIFT) & FE_ALL_EXCEPT; + fpscr &= ~(mask << _EMASK_SHIFT); + + /* Load the floating-point status register */ + __asm__ __volatile__ ("ctc1 %0, $31" : : "r" (fpscr)); + + return (omask); +} + +int +fegetexcept(void) +{ + unsigned int fpscr; + + /* Store the current floating-point status register */ + __asm__ __volatile__ ("cfc1 %0, $31" : "=r" (fpscr)); + + return ((fpscr >> _EMASK_SHIFT) & FE_ALL_EXCEPT); +} |