summaryrefslogtreecommitdiff
path: root/sys/arch/mips64
diff options
context:
space:
mode:
authorMartynas Venckus <martynas@cvs.openbsd.org>2011-04-26 21:14:08 +0000
committerMartynas Venckus <martynas@cvs.openbsd.org>2011-04-26 21:14:08 +0000
commitefa87cb998f8c596af4b5ef0852b71b69fbb8ff0 (patch)
tree3dfcefc747fc6c5d30f6768fcc287b33764ef5c9 /sys/arch/mips64
parent3cdd713326bb82ace90f020ae3dbaa4c0d533e40 (diff)
fenv for mips64
Diffstat (limited to 'sys/arch/mips64')
-rw-r--r--sys/arch/mips64/include/fenv.h82
1 files changed, 82 insertions, 0 deletions
diff --git a/sys/arch/mips64/include/fenv.h b/sys/arch/mips64/include/fenv.h
new file mode 100644
index 00000000000..149572b1594
--- /dev/null
+++ b/sys/arch/mips64/include/fenv.h
@@ -0,0 +1,82 @@
+/* $OpenBSD: fenv.h,v 1.1 2011/04/26 21:14:07 martynas Exp $ */
+
+/*
+ * Copyright (c) 2011 Martynas Venckus <martynas@openbsd.org>
+ *
+ * Permission to use, copy, modify, and distribute this software for any
+ * purpose with or without fee is hereby granted, provided that the above
+ * copyright notice and this permission notice appear in all copies.
+ *
+ * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
+ * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
+ * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
+ * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
+ * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
+ * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
+ * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
+ */
+
+#ifndef _MIPS64_FENV_H_
+#define _MIPS64_FENV_H_
+
+/*
+ * Each symbol representing a floating point exception expands to an integer
+ * constant expression with values, such that bitwise-inclusive ORs of _all
+ * combinations_ of the constants result in distinct values.
+ *
+ * We use such values that allow direct bitwise operations on FPU registers.
+ */
+#define FE_INEXACT 0x04
+#define FE_UNDERFLOW 0x08
+#define FE_OVERFLOW 0x10
+#define FE_DIVBYZERO 0x20
+#define FE_INVALID 0x40
+
+/*
+ * The following symbol is simply the bitwise-inclusive OR of all floating-point
+ * exception constants defined above.
+ */
+#define FE_ALL_EXCEPT \
+ (FE_DIVBYZERO | FE_INEXACT | FE_INVALID | FE_OVERFLOW | FE_UNDERFLOW)
+
+/*
+ * Each symbol representing the rounding direction, expands to an integer
+ * constant expression whose value is distinct non-negative value.
+ *
+ * We use such values that allow direct bitwise operations on FPU registers.
+ */
+#define FE_TONEAREST 0x0
+#define FE_TOWARDZERO 0x1
+#define FE_UPWARD 0x2
+#define FE_DOWNWARD 0x3
+
+/*
+ * FPSCR encodes rounding modes by bits 0-1.
+ * FPSCR flags and exception mask shifts by 5.
+ */
+#define _ROUND_MASK 0x3
+#define _EMASK_SHIFT 5
+
+/*
+ * fenv_t represents the entire floating-point environment
+ */
+typedef unsigned int fenv_t;
+
+extern fenv_t __fe_dfl_env;
+#define FE_DFL_ENV ((const fenv_t *) &__fe_dfl_env)
+
+/*
+ * fexcept_t represents the floating-point status flags collectively, including
+ * any status the implementation associates with the flags.
+ *
+ * A floating-point status flag is a system variable whose value is set (but
+ * never cleared) when a floating-point exception is raised, which occurs as a
+ * side effect of exceptional floating-point arithmetic to provide auxiliary
+ * information.
+ *
+ * A floating-point control mode is a system variable whose value may be set by
+ * the user to affect the subsequent behavior of floating-point arithmetic.
+ */
+typedef unsigned int fexcept_t;
+
+#endif /* ! _MIPS64_FENV_H_ */