/* $OpenBSD: pxa2x0reg.h,v 1.4 2005/01/04 03:49:49 drahn Exp $ */ /* $NetBSD: pxa2x0reg.h,v 1.4 2003/06/11 20:43:01 scw Exp $ */ /* * Copyright (c) 2002 Genetec Corporation. All rights reserved. * Written by Hiroyuki Bessho for Genetec Corporation. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions * are met: * 1. Redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer. * 2. Redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in the * documentation and/or other materials provided with the distribution. * 3. All advertising materials mentioning features or use of this software * must display the following acknowledgement: * This product includes software developed for the NetBSD Project by * Genetec Corporation. * 4. The name of Genetec Corporation may not be used to endorse or * promote products derived from this software without specific prior * written permission. * * THIS SOFTWARE IS PROVIDED BY GENETEC CORPORATION ``AS IS'' AND * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL GENETEC CORPORATION * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE * POSSIBILITY OF SUCH DAMAGE. */ /* * Intel PXA2[15]0 processor is XScale based integrated CPU * * Reference: * Intel(r) PXA250 and PXA210 Application Processors * Developer's Manual * (278522-001.pdf) */ #ifndef _ARM_XSCALE_PXA2X0REG_H_ #define _ARM_XSCALE_PXA2X0REG_H_ /* Borrow some register definitions from sa11x0 */ #include #ifndef _LOCORE #include /* for uint32_t */ #endif /* * Chip select domains */ #define PXA2X0_CS0_START 0x00000000 #define PXA2X0_CS1_START 0x04000000 #define PXA2X0_CS2_START 0x08000000 #define PXA2X0_CS3_START 0x0c000000 #define PXA2X0_CS4_START 0x10000000 #define PXA2X0_CS5_START 0x14000000 #define PXA2X0_PCMCIA_SLOT0 0x20000000 #define PXA2X0_PCMCIA_SLOT1 0x30000000 #define PXA2X0_PERIPH_START 0x40000000 /* #define PXA2X0_MEMCTL_START 0x48000000 */ #define PXA2X0_PERIPH_END 0x480fffff #define PXA2X0_SDRAM0_START 0xa0000000 #define PXA2X0_SDRAM1_START 0xa4000000 #define PXA2X0_SDRAM2_START 0xa8000000 #define PXA2X0_SDRAM3_START 0xac000000 #define PXA2X0_SDRAM_BANKS 4 #define PXA2X0_SDRAM_BANK_SIZE 0x04000000 /* * Physical address of integrated peripherals */ #define PXA2X0_DMAC_BASE 0x40000000 #define PXA2X0_DMAC_SIZE 0x300 #define PXA2X0_FFUART_BASE 0x40100000 /* Full Function UART */ #define PXA2X0_BTUART_BASE 0x40200000 /* Bluetooth UART */ #define PXA2X0_I2C_BASE 0x40300000 #define PXA2X0_I2C_SIZE 0x000016a4 #define PXA2X0_I2S_BASE 0x40400000 #define PXA2X0_AC97_BASE 0x40500000 #define PXA2X0_AC97_SIZE 0x600 #define PXA2X0_USBDC_BASE 0x40600000 /* USB Client */ #define PXA2X0_USBDC_SIZE 0x0e04 #define PXA2X0_STUART_BASE 0x40700000 /* Standard UART */ #define PXA2X0_ICP_BASE 0x40800000 #define PXA2X0_RTC_BASE 0x40900000 #define PXA2X0_RTC_SIZE 0x10 #define PXA2X0_OST_BASE 0x40a00000 /* OS Timer */ #define PXA2X0_PWM0_BASE 0x40b00000 #define PXA2X0_PWM1_BASE 0x40c00000 #define PXA2X0_INTCTL_BASE 0x40d00000 /* Interrupt controller */ #define PXA2X0_INTCTL_SIZE 0x20 #define PXA2X0_GPIO_BASE 0x40e00000 #define PXA2X0_GPIO_SIZE 0x70 #define PXA2X0_POWMAN_BASE 0x40f00000 /* Power management */ #define PXA2X0_SSP_BASE 0x41000000 #define PXA2X0_MMC_BASE 0x41100000 /* MultiMediaCard */ #define PXA2X0_MMC_SIZE 0x48 #define PXA2X0_CLKMAN_BASE 0x41300000 /* Clock Manager */ #define PXA2X0_CLKMAN_SIZE 12 #define PXA2X0_LCDC_BASE 0x44000000 /* LCD Controller */ #define PXA2X0_LCDC_SIZE 0x220 #define PXA2X0_MEMCTL_BASE 0x48000000 /* Memory Controller */ #define PXA2X0_MEMCTL_SIZE 0x48 #define PXA2X0_USBHC_BASE 0x4c000000 /* USB Host Controller */ #define PXA2X0_USBHC_SIZE 0x70 /* width of interrupt controller */ #define ICU_LEN 32 /* but [0..7,15,16] is not used */ #define ICU_INT_HWMASK 0xffffff00 #define PXA2X0_IRQ_MIN 1 #define PXA2X0_INT_USBH2 2 #define PXA2X0_INT_USBH1 3 #define PXA2X0_INT_GPIO0 8 #define PXA2X0_INT_GPIO1 9 #define PXA2X0_INT_GPION 10 /* irq from GPIO[2..80] */ #define PXA2X0_INT_USB 11 #define PXA2X0_INT_PMU 12 #define PXA2X0_INT_I2S 13 #define PXA2X0_INT_AC97 14 #define PXA2X0_INT_LCD 17 #define PXA2X0_INT_I2C 18 #define PXA2X0_INT_ICP 19 #define PXA2X0_INT_STUART 20 #define PXA2X0_INT_BTUART 21 #define PXA2X0_INT_FFUART 22 #define PXA2X0_INT_MMC 23 #define PXA2X0_INT_SSP 24 #define PXA2X0_INT_DMA 25 #define PXA2X0_INT_OST0 26 #define PXA2X0_INT_OST1 27 #define PXA2X0_INT_OST2 28 #define PXA2X0_INT_OST3 29 #define PXA2X0_INT_RTCHZ 30 #define PXA2X0_INT_ALARM 31 /* RTC Alarm interrupt */ /* DMAC */ #define DMAC_N_CHANNELS 16 #define DMAC_N_PRIORITIES 3 #define DMAC_DCSR(n) ((n)*4) #define DCSR_BUSERRINTR (1<<0) /* bus error interrupt */ #define DCSR_STARTINR (1<<1) /* start interrupt */ #define DCSR_ENDINTR (1<<2) /* end interrupt */ #define DCSR_STOPSTATE (1<<3) /* channel is not running */ #define DCSR_REQPEND (1<<8) /* request pending */ #define DCSR_STOPIRQEN (1<<29) /* stop interrupt enable */ #define DCSR_NODESCFETCH (1<<30) /* no-descriptor fetch mode */ #define DCSR_RUN (1<<31) #define DMAC_DINT 0x00f0 /* DAM interrupt */ #define DMAC_DINT_MASK 0xffffu #define DMAC_DRCMR(n) (0x100+(n)*4) /* Channel map register */ #define DRCMR_CHLNUM 0x0f /* channel number */ #define DRCMR_MAPVLD (1<<7) /* map valid */ #define DMAC_DDADR(n) (0x0200+(n)*16) #define DDADR_STOP (1<<0) #define DMAC_DSADR(n) (0x0204+(n)*16) #define DMAC_DTADR(n) (0x0208+(n)*16) #define DMAC_DCMD(n) (0x020c+(n)*16) #define DCMD_LENGTH_MASK 0x1fff #define DCMD_WIDTH_SHIFT 14 #define DCMD_WIDTH_0 (0< 95) ? GPIO_GPLR3 : (((pin) / 32) * 4))) #define GPIO_BANK(pin) ((pin) / 32) #define GPIO_BIT(pin) (1u << ((pin) & 0x1f)) #define GPIO_FN_REG(pin) (GPIO_GAFR0_L + (((pin) / 16) * 4)) #define GPIO_FN_SHIFT(pin) ((pin & 0xf) * 2) #define GPIO_IN 0x00 /* Regular GPIO input pin */ #define GPIO_OUT 0x10 /* Regular GPIO output pin */ #define GPIO_ALT_FN_1_IN 0x01 /* Alternate function 1 input */ #define GPIO_ALT_FN_1_OUT 0x11 /* Alternate function 1 output */ #define GPIO_ALT_FN_2_IN 0x02 /* Alternate function 2 input */ #define GPIO_ALT_FN_2_OUT 0x12 /* Alternate function 2 output */ #define GPIO_ALT_FN_3_IN 0x03 /* Alternate function 3 input */ #define GPIO_ALT_FN_3_OUT 0x13 /* Alternate function 3 output */ #define GPIO_SET 0x20 /* Initial state is Set */ #define GPIO_CLR 0x00 /* Initial state is Clear */ #define GPIO_FN_MASK 0x03 #define GPIO_FN_IS_OUT(n) ((n) & GPIO_OUT) #define GPIO_FN_IS_SET(n) ((n) & GPIO_SET) #define GPIO_FN(n) ((n) & GPIO_FN_MASK) #define GPIO_IS_GPIO(n) (GPIO_FN(n) == 0) #define GPIO_IS_GPIO_IN(n) (((n) & (GPIO_FN_MASK|GPIO_OUT)) == GPIO_IN) #define GPIO_IS_GPIO_OUT(n) (((n) & (GPIO_FN_MASK|GPIO_OUT)) == GPIO_OUT) #define GPIO_NPINS 120 /* * memory controller */ #define MEMCTL_MDCNFG 0x0000 #define MDCNFG_DE0 (1<<0) #define MDCNFG_DE1 (1<<1) #define MDCNFD_DWID01_SHIFT 2 #define MDCNFD_DCAC01_SHIFT 3 #define MDCNFD_DRAC01_SHIFT 5 #define MDCNFD_DNB01_SHIFT 7 #define MDCNFG_DE2 (1<<16) #define MDCNFG_DE3 (1<<17) #define MDCNFD_DWID23_SHIFT 18 #define MDCNFD_DCAC23_SHIFT 19 #define MDCNFD_DRAC23_SHIFT 21 #define MDCNFD_DNB23_SHIFT 23 #define MDCNFD_DWID_MASK 0x1 #define MDCNFD_DCAC_MASK 0x3 #define MDCNFD_DRAC_MASK 0x3 #define MDCNFD_DNB_MASK 0x1 #define MEMCTL_MDREFR 0x04 /* refresh control register */ #define MDREFR_DRI 0xfff #define MDREFR_E0PIN (1<<12) #define MDREFR_K0RUN (1<<13) /* SDCLK0 enable */ #define MDREFR_K0DB2 (1<<14) /* SDCLK0 1/2 freq */ #define MDREFR_E1PIN (1<<15) #define MDREFR_K1RUN (1<<16) /* SDCLK1 enable */ #define MDREFR_K1DB2 (1<<17) /* SDCLK1 1/2 freq */ #define MDREFR_K2RUN (1<<18) /* SDCLK2 enable */ #define MDREFR_K2DB2 (1<<19) /* SDCLK2 1/2 freq */ #define MDREFR_APD (1<<20) /* Auto Power Down */ #define MDREFR_SLFRSH (1<<22) /* Self Refresh */ #define MDREFR_K0FREE (1<<23) /* SDCLK0 free run */ #define MDREFR_K1FREE (1<<24) /* SDCLK1 free run */ #define MDREFR_K2FREE (1<<25) /* SDCLK2 free run */ #define MEMCTL_MSC0 0x08 /* Asychronous Statis memory Control CS[01] */ #define MEMCTL_MSC1 0x0c /* Asychronous Statis memory Control CS[23] */ #define MEMCTL_MSC2 0x10 /* Asychronous Statis memory Control CS[45] */ #define MSC_RBUFF_SHIFT 15 /* return data buffer */ #define MSC_RBUFF (1<