/* $OpenBSD: psl.h,v 1.37 2024/11/06 07:11:14 miod Exp $ */ /* $NetBSD: psl.h,v 1.20 2001/04/13 23:30:05 thorpej Exp $ */ /* * Copyright (c) 1992, 1993 * The Regents of the University of California. All rights reserved. * * This software was developed by the Computer Systems Engineering group * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and * contributed to Berkeley. * * All advertising materials mentioning features or use of this software * must display the following acknowledgement: * This product includes software developed by the University of * California, Lawrence Berkeley Laboratory. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions * are met: * 1. Redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer. * 2. Redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in the * documentation and/or other materials provided with the distribution. * 3. Neither the name of the University nor the names of its contributors * may be used to endorse or promote products derived from this software * without specific prior written permission. * * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF * SUCH DAMAGE. * * @(#)psl.h 8.1 (Berkeley) 6/11/93 */ #ifndef _SPARC64_PSL_ #define _SPARC64_PSL_ /* Interesting spl()s */ #define PIL_SCSI 3 #define PIL_BIO 5 #define PIL_VIDEO 5 #define PIL_TTY 6 #define PIL_NET 6 #define PIL_VM 7 #define PIL_AUD 8 #define PIL_CLOCK 10 #define PIL_FD 11 #define PIL_SER 12 #define PIL_STATCLOCK 14 #define PIL_HIGH 15 #define PIL_SCHED PIL_STATCLOCK /* * SPARC V9 CCR register */ #define ICC_C 0x01L #define ICC_V 0x02L #define ICC_Z 0x04L #define ICC_N 0x08L #define XCC_SHIFT 4 #define XCC_C (ICC_C< 0) { \ splassert_check(__wantipl, __func__); \ } \ } while (0) #define splsoftassert(wantipl) splassert(wantipl) #else #define splassert(wantipl) do { /* nada */ } while (0) #define splsoftassert(wantipl) do { /* nada */ } while (0) #endif /* * GCC pseudo-functions for manipulating privileged registers */ static inline u_int64_t getpstate(void); static inline u_int64_t getpstate(void) { return (sparc_rdpr(pstate)); } static inline void setpstate(u_int64_t); static inline void setpstate(u_int64_t newpstate) { sparc_wrpr(pstate, newpstate, 0); } static inline int getcwp(void); static inline int getcwp(void) { return (sparc_rdpr(cwp)); } static inline void setcwp(u_int64_t); static inline void setcwp(u_int64_t newcwp) { sparc_wrpr(cwp, newcwp, 0); } static inline u_int64_t getver(void); static inline u_int64_t getver(void) { return (sparc_rdpr(ver)); } static inline u_int64_t intr_disable(void); static inline u_int64_t intr_disable(void) { u_int64_t s; s = sparc_rdpr(pstate); sparc_wrpr(pstate, s & ~PSTATE_IE, 0); return (s); } static inline void intr_restore(u_int64_t); static inline void intr_restore(u_int64_t s) { sparc_wrpr(pstate, s, 0); } static inline void stxa_sync(u_int64_t, u_int64_t, u_int64_t); static inline void stxa_sync(u_int64_t va, u_int64_t asi, u_int64_t val) { u_int64_t s = intr_disable(); stxa_nc(va, asi, val); __asm volatile("membar #Sync" : : : "memory"); intr_restore(s); } static inline int _spl(int newipl) { int oldpil; __asm volatile( " rdpr %%pil, %0 \n" " wrpr %%g0, %1, %%pil \n" : "=&r" (oldpil) : "I" (newipl) : "%g0"); __asm volatile("" : : : "memory"); return (oldpil); } /* A non-priority-decreasing version of SPL */ static inline int _splraise(int newpil) { int oldpil; oldpil = sparc_rdpr(pil); if (newpil > oldpil) sparc_wrpr(pil, newpil, 0); return (oldpil); } static inline void _splx(int newpil) { sparc_wrpr(pil, newpil, 0); } #endif /* KERNEL && !_LOCORE */ #endif /* _SPARC64_PSL_ */