blob: cdef5423be9c2803ece8b0c8b1878fa9af03e068 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
|
/* $OpenBSD: sfbreg.h,v 1.2 1996/07/29 22:59:18 niklas Exp $ */
/* $NetBSD: sfbreg.h,v 1.1 1996/05/01 21:15:46 cgd Exp $ */
/*
* Copyright (c) 1996 Carnegie-Mellon University.
* All rights reserved.
*
* Author: Chris G. Demetriou
*
* Permission to use, copy, modify and distribute this software and
* its documentation is hereby granted, provided that both the copyright
* notice and this permission notice appear in all copies of the
* software, derivative works or modified versions, and any portions
* thereof, and that both notices appear in supporting documentation.
*
* CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
* CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
* FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
*
* Carnegie Mellon requests users of this software to return to
*
* Software Distribution Coordinator or Software.Distribution@CS.CMU.EDU
* School of Computer Science
* Carnegie Mellon University
* Pittsburgh PA 15213-3890
*
* any improvements or extensions that they make and grant Carnegie the
* rights to redistribute these changes.
*/
/*
* Smart ("CXTurbo") Frame Buffer definitions, from:
* ``DEC 3000 300/400/500/600/700/800/900 AXP Models System Prgrammer's Manual''
* (DEC order number EK-D3SYS-PM), section 6.
*
* All definitions are in "dense" TurboChannel space.
*/
/*
* Size of the SFB address space.
*/
#define SFB_SIZE 0x1000000
/*
* Offsets into slot space of each functional unit.
*/
#define SFB_ASIC_OFFSET 0x0100000 /* SFB ASIC Control Registers */
#define SFB_ASIC_SIZE 0x0020000
#define SFB_RAMDAC_OFFSET 0x01c0000 /* Bt495 RAMDAC Registers */
#define SFB_RAMDAC_SIZE 0x0040000
#define SFB_FB_OFFSET 0x0200000 /* Frame buffer */
#define SFB_FB_SIZE 0x0200000
#define SFB_OSBM_OFFSET 0x0600000 /* Off-screen buffer memory */
#define SFB_OSBM_SIZE 0x0200000
/*
* SFB ASIC registers (offsets from SFB_ASIC_OFFSET).
*/
#define SFB_ASIC_COPYBUF_0 0x0000 /* Copy buffer register 0 (R/W) */
#define SFB_ASIC_COPYBUF_1 0x0004 /* Copy buffer register 1 (R/W) */
#define SFB_ASIC_COPYBUF_2 0x0008 /* Copy buffer register 2 (R/W) */
#define SFB_ASIC_COPYBUF_3 0x000c /* Copy buffer register 3 (R/W) */
#define SFB_ASIC_COPYBUF_4 0x0010 /* Copy buffer register 4 (R/W) */
#define SFB_ASIC_COPYBUF_5 0x0014 /* Copy buffer register 5 (R/W) */
#define SFB_ASIC_COPYBUF_6 0x0018 /* Copy buffer register 6 (R/W) */
#define SFB_ASIC_COPYBUF_7 0x001c /* Copy buffer register 7 (R/W) */
#define SFB_ASIC_FG 0x0020 /* Foreground (R/W) */
#define SFB_ASIC_BG 0x0024 /* Background (R/W) */
#define SFB_ASIC_PLANEMASK 0x0028 /* PlaneMask (R/W) */
#define SFB_ASIC_PIXELMASK 0x002c /* PixelMask (R/W) */
#define SFB_ASIC_MODE 0x0030 /* Mode (R/W) */
#define SFB_ASIC_ROP 0x0034 /* RasterOp (R/W) */
#define SFB_ASIC_PIXELSHIFT 0x0038 /* PixelShift (R/W) */
#define SFB_ASIC_ADDRESS 0x003c /* Address (R/W) */
#define SFB_ASIC_BRES1 0x0040 /* Bresenham register 1 (R/W) */
#define SFB_ASIC_BRES2 0x0044 /* Bresenham register 2 (R/W) */
#define SFB_ASIC_BRES3 0x0048 /* Bresenham register 3 (R) (?) */
#define SFB_ASIC_BCONT 0x004c /* Bcont (W) */
#define SFB_ASIC_DEEP 0x0050 /* Deep (R/W) */
#define SFB_ASIC_START 0x0054 /* Start (W) */
#define SFB_ASIC_CLEAR_INTR 0x0058 /* Clear Interrupt (W) */
#define SFB_ASIC_VIDEO_REFRESH 0x0060 /* Video refresh counter (R/W) */
#define SFB_ASIC_VIDEO_HSETUP 0x0064 /* Video horizontal setup (R/W) */
#define SFB_ASIC_VIDEO_VSETUP 0x0068 /* Video vertical setup (R/W) */
#define SFB_ASIC_VIDEO_BASE 0x006c /* Video base address (R/W) */
#define SFB_ASIC_VIDEO_VALID 0x0070 /* Video valid (W) */
#define SFB_ASIC_ENABLE_INTR 0x0074 /* Enable/Disable Interrupts (W) */
#define SFB_ASIC_TCCLK 0x0078 /* TCCLK count (R/W) */
#define SFB_ASIC_VIDCLK 0x007c /* VIDCLK count (R/W) */
/*
* Bt459 RAMDAC registers (offsets from SFB_RAMDAC_OFFSET)
*/
#define SFB_RAMDAC_ADDRLOW 0x0000 /* Address register low byte */
#define SFB_RAMDAC_ADDRHIGH 0x0004 /* Address register high byte */
#define SFB_RAMDAC_REGDATA 0x0008 /* Register addressed by addr reg */
#define SFB_RAMDAC_CMAPDATA 0x000c /* Colormap loc addressed by addr reg */
|