summaryrefslogtreecommitdiff
path: root/sys/arch/sparc/dev/dmareg.h
blob: d19c5c2960e6a47d190d0a5a404cb0c5f07bdf5b (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
/*	$NetBSD: dmareg.h,v 1.5 1994/11/20 20:52:06 deraadt Exp $ */

/*
 * Copyright (c) 1994 Peter Galbavy.  All rights reserved.
 * Copyright (c) 1995 Theo de Raadt.  All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 * 1. Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 * 2. Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in the
 *    documentation and/or other materials provided with the distribution.
 * 3. All advertising materials mentioning features or use of this software
 *    must display the following acknowledgement:
 *	This product includes software developed by Peter Galbavy and
 *	Theo de Raadt.
 * 4. The name of the author may not be used to endorse or promote products
 *    derived from this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 */

struct dma_regs {
	volatile u_long	csr;		/* DMA CSR */
#define D_INT_PEND	0x00000001	/* interrupt pending */
#define D_ERR_PEND	0x00000002	/* error pending */
#define D_DRAINING	0x0000000c	/* fifo draining */
#define D_INT_EN	0x00000010	/* interrupt enable */
#define D_INVALIDATE	0x00000020	/* invalidate fifo */
#define D_SLAVE_ERR	0x00000040	/* slave access size error */
#define D_DRAIN		0x00000040	/* drain fifo if DMAREV_1 */
#define D_RESET		0x00000080	/* reset scsi */
#define D_WRITE		0x00000100	/* 1 = dev -> mem */
#define D_EN_DMA	0x00000200	/* enable DMA requests */
#define D_R_PEND	0x00000400	/* no reset/flush allowed! */
#define D_BYTEADDR	0x00001800	/* next byte to be accessed by esp */
#define D_EN_CNT	0x00002000	/* enable byte counter */
#define D_TC		0x00004000	/* terminal count */
#define D_ILLAC		0x00008000	/* enable lance ethernet */
#define D_DSBL_CSR_DRN	0x00010000	/* disable fifo drain on csr */
#define D_DSBL_SCSI_DRN	0x00020000	/* disable fifo drain on reg */
#define D_BURST_SIZE	0x000c0000	/* sbus read/write burst size */
#define D_DIAG		0x00100000	/* disable fifo drain on addr */
#define D_TWO_CYCLE	0x00200000	/* 2 clocks per transfer */
#define D_FASTER	0x00400000	/* 3 clocks per transfer */
#define D_TCI_DIS	0x00800000	/* disable intr on D_TC */
#define D_EN_NEXT	0x01000000	/* enable auto next address */
#define D_DMA_ON	0x02000000	/* enable dma from scsi */
#define D_A_LOADED	0x04000000	/* address loaded */
#define D_NA_LOADED	0x08000000	/* next address loaded */
#define D_DEV_ID	0xf0000000	/* device ID */
#define	 DMAREV_4300	0x00000000	/* Sunray DMA */
#define  DMAREV_ESC1	0x40000000	/* ESC gate array */
#define  DMAREV_1	0x80000000	/* 'DMA' */
#define  DMAREV_PLUS	0x90000000	/* 'DMA+' */
#define  DMAREV_2	0xa0000000	/* 'DMA2' */

	volatile caddr_t addr;
#define DMA_D_ADDR	0x01		/* DMA ADDR */

	/*
	 * some versions of dma controller lack the following
	 * two registers -- do not use them!
	 */

	volatile u_long	bcnt;		/* DMA COUNT */
#define  D_BCNT_MASK	0x00ffffff	/* only 24 bits */

	volatile u_long	test;		/* DMA TEST (in u_longs) */
};