1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
|
/* $OpenBSD: if_acx_cardbus.c,v 1.18 2010/03/27 21:40:13 jsg Exp $ */
/*
* Copyright (c) 2006 Claudio Jeker <claudio@openbsd.org>
* Copyright (c) 2005, 2006
* Damien Bergamini <damien.bergamini@free.fr>
*
* Permission to use, copy, modify, and distribute this software for any
* purpose with or without fee is hereby granted, provided that the above
* copyright notice and this permission notice appear in all copies.
*
* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
*/
/*
* CardBus front-end for the Texas Instruments ACX driver
*/
#include "bpfilter.h"
#include <sys/param.h>
#include <sys/sockio.h>
#include <sys/mbuf.h>
#include <sys/kernel.h>
#include <sys/socket.h>
#include <sys/systm.h>
#include <sys/malloc.h>
#include <sys/timeout.h>
#include <sys/device.h>
#include <machine/bus.h>
#include <machine/intr.h>
#include <net/if.h>
#include <net/if_dl.h>
#include <net/if_media.h>
#ifdef INET
#include <netinet/in.h>
#include <netinet/if_ether.h>
#endif
#include <net80211/ieee80211_var.h>
#include <net80211/ieee80211_amrr.h>
#include <net80211/ieee80211_radiotap.h>
#include <dev/ic/acxvar.h>
#include <dev/ic/acxreg.h>
#include <dev/pci/pcireg.h>
#include <dev/pci/pcivar.h>
#include <dev/pci/pcidevs.h>
#include <dev/cardbus/cardbusvar.h>
struct acx_cardbus_softc {
struct acx_softc sc_acx;
/* cardbus specific goo */
cardbus_devfunc_t sc_ct;
pcitag_t sc_tag;
void *sc_ih;
bus_size_t sc_mapsize1;
bus_size_t sc_mapsize2;
pcireg_t sc_iobar_val; /* acx100 only */
pcireg_t sc_bar1_val;
pcireg_t sc_bar2_val;
int sc_intrline;
/* hack for ACX100A */
bus_space_tag_t sc_io_bt;
bus_space_handle_t sc_io_bh;
bus_size_t sc_iomapsize;
int sc_acx_attached;
pci_chipset_tag_t sc_pc;
};
int acx_cardbus_match(struct device *, void *, void *);
void acx_cardbus_attach(struct device *, struct device *, void *);
int acx_cardbus_detach(struct device *, int);
struct cfattach acx_cardbus_ca = {
sizeof (struct acx_cardbus_softc), acx_cardbus_match,
acx_cardbus_attach, acx_cardbus_detach
};
static const struct pci_matchid acx_cardbus_devices[] = {
{ PCI_VENDOR_TI, PCI_PRODUCT_TI_ACX100A },
{ PCI_VENDOR_TI, PCI_PRODUCT_TI_ACX100B },
{ PCI_VENDOR_TI, PCI_PRODUCT_TI_ACX111 },
};
int acx_cardbus_enable(struct acx_softc *);
void acx_cardbus_disable(struct acx_softc *);
void acx_cardbus_power(struct acx_softc *, int);
void acx_cardbus_setup(struct acx_cardbus_softc *);
int
acx_cardbus_match(struct device *parent, void *match, void *aux)
{
return (cardbus_matchbyid((struct cardbus_attach_args *)aux,
acx_cardbus_devices,
sizeof (acx_cardbus_devices) / sizeof (acx_cardbus_devices[0])));
}
void
acx_cardbus_attach(struct device *parent, struct device *self, void *aux)
{
struct acx_cardbus_softc *csc = (struct acx_cardbus_softc *)self;
struct acx_softc *sc = &csc->sc_acx;
struct cardbus_attach_args *ca = aux;
cardbus_devfunc_t ct = ca->ca_ct;
bus_addr_t base;
int error, b1 = CARDBUS_BASE0_REG, b2 = CARDBUS_BASE1_REG;
sc->sc_dmat = ca->ca_dmat;
csc->sc_ct = ct;
csc->sc_tag = ca->ca_tag;
csc->sc_intrline = ca->ca_intrline;
csc->sc_pc = ca->ca_pc;
/* power management hooks */
sc->sc_enable = acx_cardbus_enable;
sc->sc_disable = acx_cardbus_disable;
sc->sc_power = acx_cardbus_power;
if (PCI_PRODUCT(ca->ca_id) == PCI_PRODUCT_TI_ACX100A) {
/* first map I/O space as seen in the dragonfly code */
error = Cardbus_mapreg_map(ct, CARDBUS_BASE0_REG,
PCI_MAPREG_TYPE_IO, 0, &csc->sc_io_bt, &csc->sc_io_bh,
&base, &csc->sc_iomapsize);
if (error != 0) {
printf(": can't map i/o space\n");
return;
}
csc->sc_iobar_val = base | PCI_MAPREG_TYPE_IO;
b1 = CARDBUS_BASE1_REG;
b2 = CARDBUS_BASE2_REG;
}
/* map control/status registers */
error = Cardbus_mapreg_map(ct, b1, PCI_MAPREG_TYPE_MEM, 0,
&sc->sc_mem1_bt, &sc->sc_mem1_bh, &base, &csc->sc_mapsize1);
if (error != 0) {
printf(": can't map mem1 space\n");
return;
}
csc->sc_bar1_val = base | PCI_MAPREG_TYPE_MEM;
/* map the other memory region */
error = Cardbus_mapreg_map(ct, b2, PCI_MAPREG_TYPE_MEM, 0,
&sc->sc_mem2_bt, &sc->sc_mem2_bh, &base, &csc->sc_mapsize2);
if (error != 0) {
printf(": can't map mem2 space\n");
return;
}
csc->sc_bar2_val = base | PCI_MAPREG_TYPE_MEM;
/* set up the PCI configuration registers */
acx_cardbus_setup(csc);
printf(": irq %d\n", csc->sc_intrline);
if (PCI_PRODUCT(ca->ca_id) == PCI_PRODUCT_TI_ACX111)
acx111_set_param(sc);
else
acx100_set_param(sc);
error = acx_attach(sc);
csc->sc_acx_attached = error == 0;
Cardbus_function_disable(ct);
}
int
acx_cardbus_detach(struct device *self, int flags)
{
struct acx_cardbus_softc *csc = (struct acx_cardbus_softc *)self;
struct acx_softc *sc = &csc->sc_acx;
cardbus_devfunc_t ct = csc->sc_ct;
cardbus_chipset_tag_t cc = ct->ct_cc;
cardbus_function_tag_t cf = ct->ct_cf;
int error, b1 = CARDBUS_BASE0_REG, b2 = CARDBUS_BASE1_REG;
if (csc->sc_acx_attached) {
error = acx_detach(sc);
if (error != 0)
return (error);
}
/* unhook the interrupt handler */
if (csc->sc_ih != NULL) {
cardbus_intr_disestablish(cc, cf, csc->sc_ih);
csc->sc_ih = NULL;
}
/* release bus space and close window */
if (csc->sc_iomapsize) {
b1 = CARDBUS_BASE1_REG;
b2 = CARDBUS_BASE2_REG;
}
Cardbus_mapreg_unmap(ct, b1, sc->sc_mem1_bt,
sc->sc_mem1_bh, csc->sc_mapsize1);
Cardbus_mapreg_unmap(ct, b2, sc->sc_mem2_bt,
sc->sc_mem2_bh, csc->sc_mapsize2);
if (csc->sc_iomapsize)
Cardbus_mapreg_unmap(ct, CARDBUS_BASE0_REG, csc->sc_io_bt,
csc->sc_io_bh, csc->sc_iomapsize);
return (0);
}
int
acx_cardbus_enable(struct acx_softc *sc)
{
struct acx_cardbus_softc *csc;
int error;
csc = (struct acx_cardbus_softc *)sc;
cardbus_devfunc_t ct = csc->sc_ct;
cardbus_chipset_tag_t cc = ct->ct_cc;
cardbus_function_tag_t cf = ct->ct_cf;
/* power on the socket */
error = Cardbus_function_enable(ct);
if (error)
return error;
/* setup the PCI configuration registers */
acx_cardbus_setup(csc);
/* map and establish the interrupt handler */
csc->sc_ih = cardbus_intr_establish(cc, cf, csc->sc_intrline, IPL_NET,
acx_intr, sc, sc->sc_dev.dv_xname);
if (csc->sc_ih == NULL) {
printf("%s: could not establish interrupt at %d\n",
sc->sc_dev.dv_xname, csc->sc_intrline);
Cardbus_function_disable(ct);
return (1);
}
return (0);
}
void
acx_cardbus_disable(struct acx_softc *sc)
{
struct acx_cardbus_softc *csc = (struct acx_cardbus_softc *)sc;
cardbus_devfunc_t ct = csc->sc_ct;
cardbus_chipset_tag_t cc = ct->ct_cc;
cardbus_function_tag_t cf = ct->ct_cf;
/* unhook the interrupt handler */
cardbus_intr_disestablish(cc, cf, csc->sc_ih);
csc->sc_ih = NULL;
/* power down the socket */
Cardbus_function_disable(ct);
}
void
acx_cardbus_power(struct acx_softc *sc, int why)
{
struct acx_cardbus_softc *csc = (struct acx_cardbus_softc *)sc;
if (why == PWR_RESUME) {
/* kick the PCI configuration registers */
acx_cardbus_setup(csc);
}
}
void
acx_cardbus_setup(struct acx_cardbus_softc *csc)
{
cardbus_devfunc_t ct = csc->sc_ct;
cardbus_chipset_tag_t cc = ct->ct_cc;
pci_chipset_tag_t pc = csc->sc_pc;
cardbus_function_tag_t cf = ct->ct_cf;
pcireg_t reg;
int b1 = CARDBUS_BASE0_REG, b2 = CARDBUS_BASE1_REG;
if (csc->sc_iobar_val) {
pci_conf_write(pc, csc->sc_tag, CARDBUS_BASE0_REG,
csc->sc_iobar_val);
b1 = CARDBUS_BASE1_REG;
b2 = CARDBUS_BASE2_REG;
/* (*cf->cardbus_ctrl)(cc, CARDBUS_IO_ENABLE); */
}
/* program the BAR */
pci_conf_write(pc, csc->sc_tag, b1, csc->sc_bar1_val);
pci_conf_write(pc, csc->sc_tag, b2, csc->sc_bar2_val);
/* make sure the right access type is on the cardbus bridge */
(*cf->cardbus_ctrl)(cc, CARDBUS_MEM_ENABLE);
(*cf->cardbus_ctrl)(cc, CARDBUS_BM_ENABLE);
/* enable the appropriate bits in the PCI CSR */
reg = pci_conf_read(pc, csc->sc_tag,
PCI_COMMAND_STATUS_REG);
reg |= PCI_COMMAND_MASTER_ENABLE | PCI_COMMAND_MEM_ENABLE;
#if 0
if (csc->sc_iobar_val)
reg |= PCI_COMMAND_IO_ENABLE;
#endif
pci_conf_write(pc, csc->sc_tag, PCI_COMMAND_STATUS_REG,
reg);
}
|