1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
|
/* $OpenBSD: asc_tc.c,v 1.10 2010/06/28 18:31:02 krw Exp $ */
/* $NetBSD: asc_tc.c,v 1.19 2001/11/15 09:48:19 lukem Exp $ */
/*-
* Copyright (c) 2000 The NetBSD Foundation, Inc.
* All rights reserved.
*
* This code is derived from software contributed to The NetBSD Foundation
* by Tohru Nishimura.
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions
* are met:
* 1. Redistributions of source code must retain the above copyright
* notice, this list of conditions and the following disclaimer.
* 2. Redistributions in binary form must reproduce the above copyright
* notice, this list of conditions and the following disclaimer in the
* documentation and/or other materials provided with the distribution.
*
* THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
* ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
* TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
* PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
* BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
* POSSIBILITY OF SUCH DAMAGE.
*/
#include <sys/param.h>
#include <sys/systm.h>
#include <sys/device.h>
#include <sys/buf.h>
#include <scsi/scsi_all.h>
#include <scsi/scsiconf.h>
#include <scsi/scsi_message.h>
#include <machine/bus.h>
#include <dev/ic/ncr53c9xreg.h>
#include <dev/ic/ncr53c9xvar.h>
#include <dev/tc/ascvar.h>
#include <dev/tc/tcvar.h>
struct asc_tc_softc {
struct asc_softc asc;
/* XXX XXX XXX */
caddr_t sc_base, sc_bounce, sc_target;
};
int asc_tc_match(struct device *, void *, void *);
void asc_tc_attach(struct device *, struct device *, void *);
struct cfattach asc_tc_ca = {
sizeof(struct asc_tc_softc), asc_tc_match, asc_tc_attach
};
extern struct scsi_adapter asc_switch;
int asc_dma_isintr(struct ncr53c9x_softc *);
void asc_tc_reset(struct ncr53c9x_softc *);
int asc_tc_intr(struct ncr53c9x_softc *);
int asc_tc_setup(struct ncr53c9x_softc *, caddr_t *,
size_t *, int, size_t *);
void asc_tc_go(struct ncr53c9x_softc *);
void asc_tc_stop(struct ncr53c9x_softc *);
int asc_dma_isactive(struct ncr53c9x_softc *);
void asc_clear_latched_intr(struct ncr53c9x_softc *);
struct ncr53c9x_glue asc_tc_glue = {
asc_read_reg,
asc_write_reg,
asc_dma_isintr,
asc_tc_reset,
asc_tc_intr,
asc_tc_setup,
asc_tc_go,
asc_tc_stop,
asc_dma_isactive,
asc_clear_latched_intr,
};
/*
* Parameters specific to PMAZ-A TC option card.
*/
#define PMAZ_OFFSET_53C94 0x0 /* from module base */
#define PMAZ_OFFSET_DMAR 0x40000 /* DMA Address Register */
#define PMAZ_OFFSET_RAM 0x80000 /* 128KB SRAM buffer */
#define PMAZ_OFFSET_ROM 0xc0000 /* diagnostic ROM */
#define PMAZ_RAM_SIZE 0x20000 /* 128k (32k*32) */
#define PER_TGT_DMA_SIZE ((PMAZ_RAM_SIZE/7) & ~(sizeof(int)-1))
#define PMAZ_DMAR_WRITE 0x80000000 /* DMA direction bit */
#define PMAZ_DMAR_MASK 0x1ffff /* 17 bits, 128k */
#define PMAZ_DMA_ADDR(x) ((unsigned long)(x) & PMAZ_DMAR_MASK)
int
asc_tc_match(parent, cfdata, aux)
struct device *parent;
void *cfdata, *aux;
{
struct tc_attach_args *d = aux;
if (strncmp("PMAZ-AA ", d->ta_modname, TC_ROM_LLEN))
return (0);
return (1);
}
void
asc_tc_attach(parent, self, aux)
struct device *parent, *self;
void *aux;
{
struct tc_attach_args *ta = aux;
struct asc_tc_softc *asc = (struct asc_tc_softc *)self;
struct ncr53c9x_softc *sc = &asc->asc.sc_ncr53c9x;
/*
* Set up glue for MI code early; we use some of it here.
*/
sc->sc_glue = &asc_tc_glue;
asc->asc.sc_bst = ta->ta_memt;
asc->asc.sc_dmat = ta->ta_dmat;
if (bus_space_map(asc->asc.sc_bst, ta->ta_addr,
PMAZ_OFFSET_RAM + PMAZ_RAM_SIZE, 0, &asc->asc.sc_bsh)) {
printf("%s: unable to map device\n", sc->sc_dev.dv_xname);
return;
}
asc->sc_base = (caddr_t)ta->ta_addr; /* XXX XXX XXX */
tc_intr_establish(parent, ta->ta_cookie, IPL_BIO, ncr53c9x_intr, sc,
self->dv_xname);
sc->sc_id = 7;
sc->sc_freq = (ta->ta_busspeed) ? 25000000 : 12500000;
/* gimme MHz */
sc->sc_freq /= 1000000;
/*
* XXX More of this should be in ncr53c9x_attach(), but
* XXX should we really poke around the chip that much in
* XXX the MI code? Think about this more...
*/
/*
* Set up static configuration info.
*/
sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
sc->sc_cfg2 = NCRCFG2_SCSI2;
sc->sc_cfg3 = 0;
sc->sc_rev = NCR_VARIANT_NCR53C94;
/*
* XXX minsync and maxxfer _should_ be set up in MI code,
* XXX but it appears to have some dependency on what sort
* XXX of DMA we're hooked up to, etc.
*/
/*
* This is the value used to start sync negotiations
* Note that the NCR register "SYNCTP" is programmed
* in "clocks per byte", and has a minimum value of 4.
* The SCSI period used in negotiation is one-fourth
* of the time (in nanoseconds) needed to transfer one byte.
* Since the chip's clock is given in MHz, we have the following
* formula: 4 * period = (1000 / freq) * 4
*/
sc->sc_minsync = (1000 / sc->sc_freq) * 5 / 4;
sc->sc_maxxfer = 64 * 1024;
/* Do the common parts of attachment. */
ncr53c9x_attach(sc, &asc_switch);
}
void
asc_tc_reset(sc)
struct ncr53c9x_softc *sc;
{
struct asc_tc_softc *asc = (struct asc_tc_softc *)sc;
asc->asc.sc_flags &= ~(ASC_DMAACTIVE|ASC_MAPLOADED);
}
int
asc_tc_intr(sc)
struct ncr53c9x_softc *sc;
{
struct asc_tc_softc *asc = (struct asc_tc_softc *)sc;
int trans, resid;
resid = 0;
if ((asc->asc.sc_flags & ASC_ISPULLUP) == 0 &&
(resid = (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF)) != 0) {
NCR_DMA(("asc_tc_intr: empty FIFO of %d ", resid));
DELAY(1);
}
resid += NCR_READ_REG(sc, NCR_TCL);
resid += NCR_READ_REG(sc, NCR_TCM) << 8;
trans = asc->asc.sc_dmasize - resid;
if (asc->asc.sc_flags & ASC_ISPULLUP)
memcpy(asc->sc_target, asc->sc_bounce, trans);
*asc->asc.sc_dmalen -= trans;
*asc->asc.sc_dmaaddr += trans;
asc->asc.sc_flags &= ~(ASC_DMAACTIVE|ASC_MAPLOADED);
return (0);
}
int
asc_tc_setup(sc, addr, len, datain, dmasize)
struct ncr53c9x_softc *sc;
caddr_t *addr;
size_t *len;
int datain;
size_t *dmasize;
{
struct asc_tc_softc *asc = (struct asc_tc_softc *)sc;
u_int32_t tc_dmar;
size_t size;
asc->asc.sc_dmaaddr = addr;
asc->asc.sc_dmalen = len;
asc->asc.sc_flags = (datain) ? ASC_ISPULLUP : 0;
NCR_DMA(("asc_tc_setup: start %ld@%p, %s\n", (long)*asc->asc.sc_dmalen,
*asc->asc.sc_dmaaddr, datain ? "IN" : "OUT"));
size = *dmasize;
if (size > PER_TGT_DMA_SIZE)
size = PER_TGT_DMA_SIZE;
*dmasize = asc->asc.sc_dmasize = size;
NCR_DMA(("asc_tc_setup: dmasize = %ld\n", (long)asc->asc.sc_dmasize));
asc->sc_bounce = asc->sc_base + PMAZ_OFFSET_RAM;
asc->sc_bounce += PER_TGT_DMA_SIZE *
sc->sc_nexus->xs->sc_link->target;
asc->sc_target = *addr;
if ((asc->asc.sc_flags & ASC_ISPULLUP) == 0)
memcpy(asc->sc_bounce, asc->sc_target, size);
#if 1
if (asc->asc.sc_flags & ASC_ISPULLUP)
tc_dmar = PMAZ_DMA_ADDR(asc->sc_bounce);
else
tc_dmar = PMAZ_DMAR_WRITE | PMAZ_DMA_ADDR(asc->sc_bounce);
bus_space_write_4(asc->asc.sc_bst, asc->asc.sc_bsh, PMAZ_OFFSET_DMAR,
tc_dmar);
asc->asc.sc_flags |= ASC_MAPLOADED|ASC_DMAACTIVE;
#endif
return (0);
}
void
asc_tc_go(sc)
struct ncr53c9x_softc *sc;
{
#if 0
struct asc_tc_softc *asc = (struct asc_tc_softc *)sc;
u_int32_t tc_dmar;
if (asc->asc.sc_flags & ASC_ISPULLUP)
tc_dmar = PMAZ_DMA_ADDR(asc->sc_bounce);
else
tc_dmar = PMAZ_DMAR_WRITE | PMAZ_DMA_ADDR(asc->sc_bounce);
bus_space_write_4(asc->asc.sc_bst, asc->asc.sc_bsh, PMAZ_OFFSET_DMAR,
tc_dmar);
asc->asc.sc_flags |= ASC_DMAACTIVE;
#endif
}
/* NEVER CALLED BY MI 53C9x ENGINE INDEED */
void
asc_tc_stop(sc)
struct ncr53c9x_softc *sc;
{
#if 0
struct asc_tc_softc *asc = (struct asc_tc_softc *)sc;
if (asc->asc.sc_flags & ASC_ISPULLUP)
memcpy(asc->sc_target, asc->sc_bounce, asc->sc_dmasize);
asc->asc.sc_flags &= ~ASC_DMAACTIVE;
#endif
}
/*
* Glue functions.
*/
int
asc_dma_isintr(sc)
struct ncr53c9x_softc *sc;
{
return !!(NCR_READ_REG(sc, NCR_STAT) & NCRSTAT_INT);
}
int
asc_dma_isactive(sc)
struct ncr53c9x_softc *sc;
{
struct asc_tc_softc *asc = (struct asc_tc_softc *)sc;
return !!(asc->asc.sc_flags & ASC_DMAACTIVE);
}
void
asc_clear_latched_intr(sc)
struct ncr53c9x_softc *sc;
{
}
|