diff options
author | Alex Deucher <alexdeucher@gmail.com> | 2011-02-10 14:14:55 -0500 |
---|---|---|
committer | Alex Deucher <alexdeucher@gmail.com> | 2011-02-10 14:14:55 -0500 |
commit | e3145801b80fd4be4cf770128876e86e89bda66f (patch) | |
tree | ddcc90834c1ed96935b0e93ec65f1f5f4c407b43 /src | |
parent | be67ded05621aff9c85525372fd119071d3278ec (diff) |
evergreen/NI: consolidate spi setup
Signed-off-by: Alex Deucher <alexdeucher@gmail.com>
Diffstat (limited to 'src')
-rw-r--r-- | src/evergreen_accel.c | 29 | ||||
-rw-r--r-- | src/evergreen_exa.c | 80 | ||||
-rw-r--r-- | src/evergreen_state.h | 2 | ||||
-rw-r--r-- | src/evergreen_textured_videofuncs.c | 18 |
4 files changed, 37 insertions, 92 deletions
diff --git a/src/evergreen_accel.c b/src/evergreen_accel.c index c6c38b2e..ef24e18e 100644 --- a/src/evergreen_accel.c +++ b/src/evergreen_accel.c @@ -327,6 +327,22 @@ void evergreen_cp_wait_vline_sync(ScrnInfoPtr pScrn, PixmapPtr pPix, } void +evergreen_set_spi(ScrnInfoPtr pScrn, int vs_export_count, int num_interp) +{ + RADEONInfoPtr info = RADEONPTR(pScrn); + + BEGIN_BATCH(8); + /* Interpolator setup */ + EREG(SPI_VS_OUT_CONFIG, (vs_export_count << VS_EXPORT_COUNT_shift)); + PACK0(SPI_PS_IN_CONTROL_0, 3); + E32(((num_interp << NUM_INTERP_shift) | + LINEAR_GRADIENT_ENA_bit)); // SPI_PS_IN_CONTROL_0 + E32(0); // SPI_PS_IN_CONTROL_1 + E32(0); // SPI_INTERP_CONTROL_0 + END_BATCH(); +} + +void evergreen_fs_setup(ScrnInfoPtr pScrn, shader_config_t *fs_conf, uint32_t domain) { RADEONInfoPtr info = RADEONPTR(pScrn); @@ -1043,7 +1059,7 @@ evergreen_set_default_state(ScrnInfoPtr pScrn) for (i = 0; i < PA_SC_VPORT_SCISSOR_0_TL_num; i++) evergreen_set_vport_scissor (pScrn, i, 0, 0, 8192, 8192); - BEGIN_BATCH(50); + BEGIN_BATCH(57); PACK0(PA_SC_MODE_CNTL_0, 2); E32(0); // PA_SC_MODE_CNTL_0 E32(0); // PA_SC_MODE_CNTL_1 @@ -1087,6 +1103,17 @@ evergreen_set_default_state(ScrnInfoPtr pScrn) E32(0); E32(0); + /* src = semantic id 0; mask = semantic id 1 */ + EREG(SPI_VS_OUT_ID_0, ((0 << SEMANTIC_0_shift) | + (1 << SEMANTIC_1_shift))); + PACK0(SPI_PS_INPUT_CNTL_0 + (0 << 2), 2); + /* SPI_PS_INPUT_CNTL_0 maps to GPR[0] - load with semantic id 0 */ + E32(((0 << SEMANTIC_shift) | + (0x01 << DEFAULT_VAL_shift))); + /* SPI_PS_INPUT_CNTL_1 maps to GPR[1] - load with semantic id 1 */ + E32(((1 << SEMANTIC_shift) | + (0x01 << DEFAULT_VAL_shift))); + PACK0(SPI_INPUT_Z, 8); E32(0); // SPI_INPUT_Z E32(0); // SPI_FOG_CNTL diff --git a/src/evergreen_exa.c b/src/evergreen_exa.c index ea01d4c4..f10879f2 100644 --- a/src/evergreen_exa.c +++ b/src/evergreen_exa.c @@ -231,26 +231,7 @@ EVERGREENPrepareSolid(PixmapPtr pPix, int alu, Pixel pm, Pixel fg) cb_conf.rop = accel_state->rop; evergreen_set_render_target(pScrn, &cb_conf, accel_state->dst_obj.domain); - BEGIN_BATCH(14); - /* Interpolator setup */ - /* one unused export from VS (VS_EXPORT_COUNT is zero based, count minus one) */ - EREG(SPI_VS_OUT_CONFIG, (0 << VS_EXPORT_COUNT_shift)); - EREG(SPI_VS_OUT_ID_0, (0 << SEMANTIC_0_shift)); - /* color semantic id 0 -> GPR[0] */ - EREG(SPI_PS_INPUT_CNTL_0 + (0 << 2), ((0 << SEMANTIC_shift) | - (0x03 << DEFAULT_VAL_shift) | - FLAT_SHADE_bit)); - - /* Enabling flat shading needs both FLAT_SHADE_bit in SPI_PS_INPUT_CNTL_x - * *and* FLAT_SHADE_ENA_bit in SPI_INTERP_CONTROL_0 */ - /* no VS exports as PS input (NUM_INTERP is not zero based, no minus one) */ - PACK0(SPI_PS_IN_CONTROL_0, 3); - E32(((0 << NUM_INTERP_shift) | - LINEAR_GRADIENT_ENA_bit)); // SPI_PS_IN_CONTROL_0 - E32(0); // SPI_PS_IN_CONTROL_1 - E32(FLAT_SHADE_ENA_bit); // SPI_INTERP_CONTROL_0 - END_BATCH(); - + evergreen_set_spi(pScrn, 0, 0); /* PS alu constants */ ps_const_conf.size_bytes = 256; @@ -451,24 +432,7 @@ EVERGREENDoPrepareCopy(ScrnInfoPtr pScrn) cb_conf.rop = accel_state->rop; evergreen_set_render_target(pScrn, &cb_conf, accel_state->dst_obj.domain); - BEGIN_BATCH(14); - /* Interpolator setup */ - /* export tex coord from VS */ - EREG(SPI_VS_OUT_CONFIG, ((1 - 1) << VS_EXPORT_COUNT_shift)); - EREG(SPI_VS_OUT_ID_0, (0 << SEMANTIC_0_shift)); - /* color semantic id 0 -> GPR[0] */ - EREG(SPI_PS_INPUT_CNTL_0 + (0 << 2), ((0 << SEMANTIC_shift) | - (0x01 << DEFAULT_VAL_shift))); - - /* Enabling flat shading needs both FLAT_SHADE_bit in SPI_PS_INPUT_CNTL_x - * *and* FLAT_SHADE_ENA_bit in SPI_INTERP_CONTROL_0 */ - /* input tex coord from VS */ - PACK0(SPI_PS_IN_CONTROL_0, 3); - E32(((1 << NUM_INTERP_shift) | - LINEAR_GRADIENT_ENA_bit)); // SPI_PS_IN_CONTROL_0 - E32(0); //SPI_PS_IN_CONTROL_1 - E32(0); // SPI_INTERP_CONTROL_0 - END_BATCH(); + evergreen_set_spi(pScrn, (1 - 1), 1); } @@ -1336,42 +1300,10 @@ static Bool EVERGREENPrepareComposite(int op, PicturePtr pSrcPicture, cb_conf.pmask = 0xf; evergreen_set_render_target(pScrn, &cb_conf, accel_state->dst_obj.domain); - BEGIN_BATCH(15); - /* Interpolator setup */ - if (pMask) { - /* export 2 tex coords from VS */ - EREG(SPI_VS_OUT_CONFIG, ((2 - 1) << VS_EXPORT_COUNT_shift)); - /* src = semantic id 0; mask = semantic id 1 */ - EREG(SPI_VS_OUT_ID_0, ((0 << SEMANTIC_0_shift) | - (1 << SEMANTIC_1_shift))); - } else { - /* export 1 tex coords from VS */ - EREG(SPI_VS_OUT_CONFIG, ((1 - 1) << VS_EXPORT_COUNT_shift)); - /* src = semantic id 0 */ - EREG(SPI_VS_OUT_ID_0, (0 << SEMANTIC_0_shift)); - } - - PACK0(SPI_PS_INPUT_CNTL_0 + (0 << 2), 2); - /* SPI_PS_INPUT_CNTL_0 maps to GPR[0] - load with semantic id 0 */ - E32(((0 << SEMANTIC_shift) | - (0x01 << DEFAULT_VAL_shift))); - /* SPI_PS_INPUT_CNTL_1 maps to GPR[1] - load with semantic id 1 */ - E32(((1 << SEMANTIC_shift) | - (0x01 << DEFAULT_VAL_shift))); - - PACK0(SPI_PS_IN_CONTROL_0, 3); - if (pMask) { - /* input 2 tex coords from VS */ - E32(((2 << NUM_INTERP_shift) | - LINEAR_GRADIENT_ENA_bit)); // SPI_PS_IN_CONTROL_0 - } else { - /* input 1 tex coords from VS */ - E32(((1 << NUM_INTERP_shift) | - LINEAR_GRADIENT_ENA_bit)); // SPI_PS_IN_CONTROL_0 - } - E32(0); // SPI_PS_IN_CONTROL_1 - E32(0); // SPI_INTERP_CONTROL_0 - END_BATCH(); + if (pMask) + evergreen_set_spi(pScrn, (2 - 1), 2); + else + evergreen_set_spi(pScrn, (1 - 1), 1); /* VS alu constants */ vs_const_conf.size_bytes = 256; diff --git a/src/evergreen_state.h b/src/evergreen_state.h index 5d03adcb..5c05001e 100644 --- a/src/evergreen_state.h +++ b/src/evergreen_state.h @@ -295,6 +295,8 @@ evergreen_set_render_target(ScrnInfoPtr pScrn, cb_config_t *cb_conf, uint32_t do void evergreen_cp_wait_vline_sync(ScrnInfoPtr pScrn, PixmapPtr pPix, xf86CrtcPtr crtc, int start, int stop); void +evergreen_set_spi(ScrnInfoPtr pScrn, int vs_export_count, int num_interp); +void evergreen_fs_setup(ScrnInfoPtr pScrn, shader_config_t *fs_conf, uint32_t domain); void evergreen_vs_setup(ScrnInfoPtr pScrn, shader_config_t *vs_conf, uint32_t domain); diff --git a/src/evergreen_textured_videofuncs.c b/src/evergreen_textured_videofuncs.c index 434bd2e1..5bccfa69 100644 --- a/src/evergreen_textured_videofuncs.c +++ b/src/evergreen_textured_videofuncs.c @@ -427,23 +427,7 @@ EVERGREENDisplayTexturedVideo(ScrnInfoPtr pScrn, RADEONPortPrivPtr pPriv) cb_conf.rop = 3; evergreen_set_render_target(pScrn, &cb_conf, accel_state->dst_obj.domain); - /* Render setup */ - BEGIN_BATCH(14); - /* Interpolator setup */ - /* export tex coords from VS */ - EREG(SPI_VS_OUT_CONFIG, ((1 - 1) << VS_EXPORT_COUNT_shift)); - EREG(SPI_VS_OUT_ID_0, (0 << SEMANTIC_0_shift)); - EREG(SPI_PS_INPUT_CNTL_0 + (0 <<2), ((0 << SEMANTIC_shift) | - (0x03 << DEFAULT_VAL_shift))); - - /* Enabling flat shading needs both FLAT_SHADE_bit in SPI_PS_INPUT_CNTL_x - * *and* FLAT_SHADE_ENA_bit in SPI_INTERP_CONTROL_0 */ - PACK0(SPI_PS_IN_CONTROL_0, 3); - E32(((1 << NUM_INTERP_shift) | - LINEAR_GRADIENT_ENA_bit)); // SPI_PS_IN_CONTROL_0 - E32(0); // SPI_PS_IN_CONTROL_1 - E32(0); // SPI_INTERP_CONTROL_0 - END_BATCH(); + evergreen_set_spi(pScrn, (1 - 1), 1); /* PS alu constants */ ps_const_conf.size_bytes = 256; |