blob: 67a74ad8bf9983a8a58e99144d18acf5e4444998 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
|
INTEL_G4A = \
exa_sf.g4a \
exa_sf_mask.g4a \
exa_wm_src_affine.g4a \
exa_wm_src_projective.g4a \
exa_wm_src_sample_argb.g4a \
exa_wm_src_sample_a.g4a \
exa_wm_src_sample_planar.g4a \
exa_wm_mask_affine.g4a \
exa_wm_mask_projective.g4a \
exa_wm_mask_sample_argb.g4a \
exa_wm_mask_sample_a.g4a \
exa_wm_noca.g4a \
exa_wm_ca.g4a \
exa_wm_ca_srcalpha.g4a \
exa_wm_write.g4a \
exa_wm_yuv_rgb.g4a \
exa_wm_xy.g4a \
$(NULL)
INTEL_G4I = \
exa_wm.g4i \
exa_wm_affine.g4i \
exa_wm_projective.g4i \
exa_wm_sample_planar.g4i \
exa_wm_src_sample_argb.g4i \
$(NULL)
INTEL_G4B = \
exa_sf.g4b \
exa_sf_mask.g4b \
exa_wm_src_affine.g4b \
exa_wm_src_projective.g4b \
exa_wm_src_sample_argb.g4b \
exa_wm_src_sample_a.g4b \
exa_wm_src_sample_planar.g4b \
exa_wm_mask_affine.g4b \
exa_wm_mask_projective.g4b \
exa_wm_mask_sample_argb.g4b \
exa_wm_mask_sample_a.g4b \
exa_wm_noca.g4b \
exa_wm_ca.g4b \
exa_wm_ca_srcalpha.g4b \
exa_wm_write.g4b \
exa_wm_yuv_rgb.g4b \
exa_wm_xy.g4b \
$(NULL)
INTEL_G4B_GEN5 = \
exa_sf.g4b.gen5 \
exa_sf_mask.g4b.gen5 \
exa_wm_src_affine.g4b.gen5 \
exa_wm_src_projective.g4b.gen5 \
exa_wm_src_sample_argb.g4b.gen5 \
exa_wm_src_sample_a.g4b.gen5 \
exa_wm_src_sample_planar.g4b.gen5 \
exa_wm_mask_affine.g4b.gen5 \
exa_wm_mask_projective.g4b.gen5 \
exa_wm_mask_sample_argb.g4b.gen5 \
exa_wm_mask_sample_a.g4b.gen5 \
exa_wm_noca.g4b.gen5 \
exa_wm_ca.g4b.gen5 \
exa_wm_ca_srcalpha.g4b.gen5 \
exa_wm_write.g4b.gen5 \
exa_wm_yuv_rgb.g4b.gen5 \
exa_wm_xy.g4b.gen5 \
$(NULL)
INTEL_G5A = \
exa_sf.g5a \
exa_sf_mask.g5a \
exa_wm_src_affine.g5a \
exa_wm_src_projective.g5a \
exa_wm_src_sample_argb.g5a \
exa_wm_src_sample_a.g5a \
exa_wm_src_sample_planar.g5a \
exa_wm_mask_affine.g5a \
exa_wm_mask_projective.g5a \
exa_wm_mask_sample_argb.g5a \
exa_wm_mask_sample_a.g5a \
exa_wm_noca.g5a \
exa_wm_ca.g5a \
exa_wm_ca_srcalpha.g5a \
exa_wm_write.g5a \
exa_wm_yuv_rgb.g5a \
exa_wm_xy.g5a \
$(NULL)
INTEL_G5B = \
exa_sf.g5b \
exa_sf_mask.g5b \
exa_wm_src_affine.g5b \
exa_wm_src_projective.g5b \
exa_wm_src_sample_argb.g5b \
exa_wm_src_sample_a.g5b \
exa_wm_src_sample_planar.g5b \
exa_wm_mask_affine.g5b \
exa_wm_mask_projective.g5b \
exa_wm_mask_sample_argb.g5b \
exa_wm_mask_sample_a.g5b \
exa_wm_noca.g5b \
exa_wm_ca.g5b \
exa_wm_ca_srcalpha.g5b \
exa_wm_write.g5b \
exa_wm_yuv_rgb.g5b \
exa_wm_xy.g5b \
$(NULL)
INTEL_G6I = \
exa_wm_affine.g6i \
exa_wm_write.g6i \
$(NULL)
INTEL_G6A = \
exa_wm_src_affine.g6a \
exa_wm_src_projective.g6a \
exa_wm_src_sample_argb.g6a \
exa_wm_src_sample_planar.g6a \
exa_wm_src_sample_a.g6a \
exa_wm_mask_affine.g6a \
exa_wm_mask_projective.g6a \
exa_wm_mask_sample_argb.g6a \
exa_wm_mask_sample_a.g6a \
exa_wm_ca.g6a \
exa_wm_ca_srcalpha.g6a \
exa_wm_noca.g6a \
exa_wm_write.g6a \
exa_wm_yuv_rgb.g6a \
$(NULL)
INTEL_G6B = \
exa_wm_src_affine.g6b \
exa_wm_src_projective.g6b \
exa_wm_src_sample_argb.g6b \
exa_wm_src_sample_planar.g6b \
exa_wm_src_sample_a.g6b \
exa_wm_mask_affine.g6b \
exa_wm_mask_projective.g6b \
exa_wm_mask_sample_argb.g6b \
exa_wm_mask_sample_a.g6b \
exa_wm_ca.g6b \
exa_wm_ca_srcalpha.g6b \
exa_wm_noca.g6b \
exa_wm_write.g6b \
exa_wm_yuv_rgb.g6b \
$(NULL)
INTEL_G7A = \
exa_wm_mask_affine.g7a \
exa_wm_mask_projective.g7a \
exa_wm_mask_sample_a.g7a \
exa_wm_mask_sample_argb.g7a \
exa_wm_src_affine.g7a \
exa_wm_src_projective.g7a \
exa_wm_src_sample_a.g7a \
exa_wm_src_sample_argb.g7a \
exa_wm_src_sample_planar.g7a \
exa_wm_write.g7a \
exa_wm_yuv_rgb.g7a \
$(NULL)
INTEL_G7B = \
exa_wm_mask_affine.g7b \
exa_wm_mask_projective.g7b \
exa_wm_mask_sample_a.g7b \
exa_wm_mask_sample_argb.g7b \
exa_wm_src_affine.g7b \
exa_wm_src_projective.g7b \
exa_wm_src_sample_a.g7b \
exa_wm_src_sample_argb.g7b \
exa_wm_src_sample_planar.g7b \
exa_wm_write.g7b \
exa_wm_yuv_rgb.g7b \
$(NULL)
INTEL_G8A = \
exa_wm_src_affine.g8a \
exa_wm_src_sample_argb.g8a \
exa_wm_src_sample_planar.g8a \
exa_wm_write.g8a \
exa_wm_yuv_rgb.g8a \
$(NULL)
INTEL_G8B = \
exa_wm_src_affine.g8b \
exa_wm_src_sample_argb.g8b \
exa_wm_src_sample_planar.g8b \
exa_wm_write.g8b \
exa_wm_yuv_rgb.g8b \
$(NULL)
EXTRA_DIST = \
$(INTEL_G4A) \
$(INTEL_G4I) \
$(INTEL_G4B) \
$(INTEL_G4B_GEN5)\
$(INTEL_G5A) \
$(INTEL_G5B) \
$(INTEL_G6A) \
$(INTEL_G6B) \
$(INTEL_G6I) \
$(INTEL_G7A) \
$(INTEL_G7B) \
$(INTEL_G8A) \
$(INTEL_G8B)
if HAVE_GEN4ASM
SUFFIXES = .g4a .g4b .g5a .g5b .g6a .g6b .g7a .g7b .g8b
.g4a.g4b:
$(AM_V_GEN)m4 -I$(srcdir) -s $< > $*.g4m && @INTEL_GEN4ASM@ -o $@ $*.g4m && @INTEL_GEN4ASM@ -g 5 -o $@.gen5 $*.g4m && rm $*.g4m
.g5a.g5b:
$(AM_V_GEN)m4 -I$(srcdir) -s $< > $*.g5m && @INTEL_GEN4ASM@ -g 5 -o $@ $*.g5m && rm $*.g5m
.g6a.g6b:
$(AM_V_GEN)m4 -I$(srcdir) -s $< > $*.g6m && @INTEL_GEN4ASM@ -g 6 -o $@ $*.g6m && rm $*.g6m
.g7a.g7b:
$(AM_V_GEN)m4 -I$(srcdir) -s $< > $*.g7m && @INTEL_GEN4ASM@ -g 7 -o $@ $*.g7m && rm $*.g7m
.g8a.g8b:
$(AM_V_GEN)m4 -I$(srcdir) -s $< > $*.g8m && @INTEL_GEN4ASM@ -g 8 -o $@ $*.g8m && rm $*.g8m
$(INTEL_G4B): $(INTEL_GEN4ASM) $(INTEL_G4I)
$(INTEL_G5B): $(INTEL_GEN4ASM) $(INTEL_G4I)
$(INTEL_G6B): $(INTEL_GEN4ASM) $(INTEL_G4I) $(INTEL_G6I)
$(INTEL_G7B): $(INTEL_GEN4ASM) $(INTEL_G4I) $(INTEL_G6I)
$(INTEL_G8B): $(INTEL_GEN4ASM) $(INTEL_G4I) $(INTEL_G6I)
BUILT_SOURCES=$(INTEL_G4B) $(INTEL_G4B_GEN5) $(INTEL_G5B) $(INTEL_G6B) $(INTEL_G7B) $(INTEL_G8B)
clean-local:
-rm -f $(BUILT_SOURCES)
endif
|