summaryrefslogtreecommitdiff
path: root/sys
diff options
context:
space:
mode:
authorJonathan Gray <jsg@cvs.openbsd.org>2022-01-10 23:41:13 +0000
committerJonathan Gray <jsg@cvs.openbsd.org>2022-01-10 23:41:13 +0000
commit92f918688518e8a9d992955fa93972e6dd4d1cb1 (patch)
tree9abdbfc93401e24c4ca5a639d1f48b055cfc19d8 /sys
parent140f69dbd928071ef60e8761f35a2b191b6faed1 (diff)
regen
Diffstat (limited to 'sys')
-rw-r--r--sys/dev/pci/pcidevs.h51
-rw-r--r--sys/dev/pci/pcidevs_data.h198
2 files changed, 247 insertions, 2 deletions
diff --git a/sys/dev/pci/pcidevs.h b/sys/dev/pci/pcidevs.h
index 2871a90f532..e2ee94b4709 100644
--- a/sys/dev/pci/pcidevs.h
+++ b/sys/dev/pci/pcidevs.h
@@ -2,7 +2,7 @@
* THIS FILE AUTOMATICALLY GENERATED. DO NOT EDIT.
*
* generated from:
- * OpenBSD: pcidevs,v 1.1983 2022/01/06 06:19:11 jsg Exp
+ * OpenBSD: pcidevs,v 1.1984 2022/01/10 23:40:37 jsg Exp
*/
/* $NetBSD: pcidevs,v 1.30 1997/06/24 06:20:24 thorpej Exp $ */
@@ -5515,6 +5515,55 @@
#define PCI_PRODUCT_INTEL_RKL_GT_4 0x4c8c /* UHD Graphics */
#define PCI_PRODUCT_INTEL_RKL_GT_5 0x4c90 /* UHD Graphics */
#define PCI_PRODUCT_INTEL_RKL_GT_6 0x4c9a /* UHD Graphics */
+#define PCI_PRODUCT_INTEL_JSL_ESPI 0x4d87 /* Jasper Lake eSPI */
+#define PCI_PRODUCT_INTEL_JSL_P2SB 0x4da0 /* Jasper Lake P2SB */
+#define PCI_PRODUCT_INTEL_JSL_PMC 0x4da1 /* Jasper Lake PMC */
+#define PCI_PRODUCT_INTEL_JSL_SMB 0x4da3 /* Jasper Lake SMBus */
+#define PCI_PRODUCT_INTEL_JSL_SPI 0x4da4 /* Jasper Lake SPI */
+#define PCI_PRODUCT_INTEL_JSL_ITH 0x4da6 /* Jasper Lake ITH */
+#define PCI_PRODUCT_INTEL_JSL_UART_0 0x4da8 /* Jasper Lake UART */
+#define PCI_PRODUCT_INTEL_JSL_UART_1 0x4da9 /* Jasper Lake UART */
+#define PCI_PRODUCT_INTEL_JSL_LPSS_SPI_0 0x4daa /* Jasper Lake SPI */
+#define PCI_PRODUCT_INTEL_JSL_LPSS_SPI_1 0x4dab /* Jasper Lake SPI */
+#define PCI_PRODUCT_INTEL_JSL_PCIE_1 0x4db8 /* Jasper Lake PCIE */
+#define PCI_PRODUCT_INTEL_JSL_PCIE_2 0x4db9 /* Jasper Lake PCIE */
+#define PCI_PRODUCT_INTEL_JSL_PCIE_3 0x4dba /* Jasper Lake PCIE */
+#define PCI_PRODUCT_INTEL_JSL_PCIE_4 0x4dbb /* Jasper Lake PCIE */
+#define PCI_PRODUCT_INTEL_JSL_PCIE_5 0x4dbc /* Jasper Lake PCIE */
+#define PCI_PRODUCT_INTEL_JSL_PCIE_6 0x4dbd /* Jasper Lake PCIE */
+#define PCI_PRODUCT_INTEL_JSL_PCIE_7 0x4dbe /* Jasper Lake PCIE */
+#define PCI_PRODUCT_INTEL_JSL_PCIE_8 0x4dbf /* Jasper Lake PCIE */
+#define PCI_PRODUCT_INTEL_JSL_EMMC 0x4dc4 /* Jasper Lake eMMC */
+#define PCI_PRODUCT_INTEL_JSL_I2C_4 0x4dc5 /* Jasper Lake I2C */
+#define PCI_PRODUCT_INTEL_JSL_I2C_5 0x4dc6 /* Jasper Lake I2C */
+#define PCI_PRODUCT_INTEL_JSL_LPSS_UART_2 0x4dc7 /* Jasper Lake UART */
+#define PCI_PRODUCT_INTEL_JSL_HDA 0x4dc8 /* Jasper Lake HD Audio */
+#define PCI_PRODUCT_INTEL_JSL_AHCI_1 0x4dd2 /* Jasper Lake AHCI */
+#define PCI_PRODUCT_INTEL_JSL_AHCI_2 0x4dd3 /* Jasper Lake AHCI */
+#define PCI_PRODUCT_INTEL_JSL_RAID_1 0x4dd6 /* Jasper Lake RAID */
+#define PCI_PRODUCT_INTEL_JSL_RAID_2 0x4dd7 /* Jasper Lake RAID */
+#define PCI_PRODUCT_INTEL_JSL_HECI_1 0x4de0 /* Jasper Lake HECI */
+#define PCI_PRODUCT_INTEL_JSL_HECI_2 0x4de1 /* Jasper Lake HECI */
+#define PCI_PRODUCT_INTEL_JSL_HECI_3 0x4de4 /* Jasper Lake HECI */
+#define PCI_PRODUCT_INTEL_JSL_I2C_0 0x4de8 /* Jasper Lake I2C */
+#define PCI_PRODUCT_INTEL_JSL_I2C_1 0x4de9 /* Jasper Lake I2C */
+#define PCI_PRODUCT_INTEL_JSL_I2C_2 0x4dea /* Jasper Lake I2C */
+#define PCI_PRODUCT_INTEL_JSL_I2C_3 0x4deb /* Jasper Lake I2C */
+#define PCI_PRODUCT_INTEL_JSL_XHCI 0x4ded /* Jasper Lake xHCI */
+#define PCI_PRODUCT_INTEL_JSL_XDCI 0x4dee /* Jasper Lake xDCI */
+#define PCI_PRODUCT_INTEL_JSL_SRAM 0x4def /* Jasper Lake Shared SRAM */
+#define PCI_PRODUCT_INTEL_JSL_SDXC 0x4df8 /* Jasper Lake SDXC */
+#define PCI_PRODUCT_INTEL_JSL_LPSS_SPI_2 0x4dfb /* Jasper Lake SPI */
+#define PCI_PRODUCT_INTEL_JSL_DPTF 0x4e03 /* Jasper Lake DPTF */
+#define PCI_PRODUCT_INTEL_JSL_GNA 0x4e11 /* Jasper Lake GNA */
+#define PCI_PRODUCT_INTEL_JSL_HB_1 0x4e12 /* Jasper Lake Host */
+#define PCI_PRODUCT_INTEL_JSL_HB_2 0x4e14 /* Jasper Lake Host */
+#define PCI_PRODUCT_INTEL_JSL_IPU 0x4e19 /* Jasper Lake IPU */
+#define PCI_PRODUCT_INTEL_JSL_HB_3 0x4e22 /* Jasper Lake Host */
+#define PCI_PRODUCT_INTEL_JSL_HB_4 0x4e24 /* Jasper Lake Host */
+#define PCI_PRODUCT_INTEL_JSL_HB_5 0x4e26 /* Jasper Lake Host */
+#define PCI_PRODUCT_INTEL_JSL_HB_6 0x4e28 /* Jasper Lake Host */
+#define PCI_PRODUCT_INTEL_JSL_TH 0x4e29 /* Jasper Lake TH */
#define PCI_PRODUCT_INTEL_JSL_GT_1 0x4e51 /* UHD Graphics */
#define PCI_PRODUCT_INTEL_JSL_GT_2 0x4e55 /* UHD Graphics */
#define PCI_PRODUCT_INTEL_JSL_GT_3 0x4e57 /* UHD Graphics */
diff --git a/sys/dev/pci/pcidevs_data.h b/sys/dev/pci/pcidevs_data.h
index fc5c6c2473b..55941c6f150 100644
--- a/sys/dev/pci/pcidevs_data.h
+++ b/sys/dev/pci/pcidevs_data.h
@@ -2,7 +2,7 @@
* THIS FILE AUTOMATICALLY GENERATED. DO NOT EDIT.
*
* generated from:
- * OpenBSD: pcidevs,v 1.1983 2022/01/06 06:19:11 jsg Exp
+ * OpenBSD: pcidevs,v 1.1984 2022/01/10 23:40:37 jsg Exp
*/
/* $NetBSD: pcidevs,v 1.30 1997/06/24 06:20:24 thorpej Exp $ */
@@ -19448,6 +19448,202 @@ static const struct pci_known_product pci_known_products[] = {
"UHD Graphics",
},
{
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_ESPI,
+ "Jasper Lake eSPI",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_P2SB,
+ "Jasper Lake P2SB",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_PMC,
+ "Jasper Lake PMC",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_SMB,
+ "Jasper Lake SMBus",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_SPI,
+ "Jasper Lake SPI",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_ITH,
+ "Jasper Lake ITH",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_UART_0,
+ "Jasper Lake UART",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_UART_1,
+ "Jasper Lake UART",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_LPSS_SPI_0,
+ "Jasper Lake SPI",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_LPSS_SPI_1,
+ "Jasper Lake SPI",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_PCIE_1,
+ "Jasper Lake PCIE",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_PCIE_2,
+ "Jasper Lake PCIE",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_PCIE_3,
+ "Jasper Lake PCIE",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_PCIE_4,
+ "Jasper Lake PCIE",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_PCIE_5,
+ "Jasper Lake PCIE",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_PCIE_6,
+ "Jasper Lake PCIE",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_PCIE_7,
+ "Jasper Lake PCIE",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_PCIE_8,
+ "Jasper Lake PCIE",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_EMMC,
+ "Jasper Lake eMMC",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_I2C_4,
+ "Jasper Lake I2C",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_I2C_5,
+ "Jasper Lake I2C",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_LPSS_UART_2,
+ "Jasper Lake UART",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_HDA,
+ "Jasper Lake HD Audio",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_AHCI_1,
+ "Jasper Lake AHCI",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_AHCI_2,
+ "Jasper Lake AHCI",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_RAID_1,
+ "Jasper Lake RAID",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_RAID_2,
+ "Jasper Lake RAID",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_HECI_1,
+ "Jasper Lake HECI",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_HECI_2,
+ "Jasper Lake HECI",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_HECI_3,
+ "Jasper Lake HECI",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_I2C_0,
+ "Jasper Lake I2C",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_I2C_1,
+ "Jasper Lake I2C",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_I2C_2,
+ "Jasper Lake I2C",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_I2C_3,
+ "Jasper Lake I2C",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_XHCI,
+ "Jasper Lake xHCI",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_XDCI,
+ "Jasper Lake xDCI",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_SRAM,
+ "Jasper Lake Shared SRAM",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_SDXC,
+ "Jasper Lake SDXC",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_LPSS_SPI_2,
+ "Jasper Lake SPI",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_DPTF,
+ "Jasper Lake DPTF",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_GNA,
+ "Jasper Lake GNA",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_HB_1,
+ "Jasper Lake Host",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_HB_2,
+ "Jasper Lake Host",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_IPU,
+ "Jasper Lake IPU",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_HB_3,
+ "Jasper Lake Host",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_HB_4,
+ "Jasper Lake Host",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_HB_5,
+ "Jasper Lake Host",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_HB_6,
+ "Jasper Lake Host",
+ },
+ {
+ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_TH,
+ "Jasper Lake TH",
+ },
+ {
PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_GT_1,
"UHD Graphics",
},