1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
|
/* $NetBSD: pxa2x0_intr.c,v 1.5 2003/07/15 00:24:55 lukem Exp $ */
/*
* Copyright (c) 2002 Genetec Corporation. All rights reserved.
* Written by Hiroyuki Bessho for Genetec Corporation.
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions
* are met:
* 1. Redistributions of source code must retain the above copyright
* notice, this list of conditions and the following disclaimer.
* 2. Redistributions in binary form must reproduce the above copyright
* notice, this list of conditions and the following disclaimer in the
* documentation and/or other materials provided with the distribution.
* 3. All advertising materials mentioning features or use of this software
* must display the following acknowledgement:
* This product includes software developed for the NetBSD Project by
* Genetec Corporation.
* 4. The name of Genetec Corporation may not be used to endorse or
* promote products derived from this software without specific prior
* written permission.
*
* THIS SOFTWARE IS PROVIDED BY GENETEC CORPORATION ``AS IS'' AND
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
* TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
* PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL GENETEC CORPORATION
* BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
* POSSIBILITY OF SUCH DAMAGE.
*/
/*
* IRQ handler for the Intel PXA2X0 processor.
* It has integrated interrupt controller.
*/
#include <sys/cdefs.h>
/*
__KERNEL_RCSID(0, "$NetBSD: pxa2x0_intr.c,v 1.5 2003/07/15 00:24:55 lukem Exp $");
*/
#include <sys/cdefs.h>
#include <sys/param.h>
#include <sys/systm.h>
#include <sys/malloc.h>
#include <uvm/uvm_extern.h>
#include <machine/bus.h>
#include <machine/intr.h>
#include <machine/lock.h>
#include <arm/xscale/pxa2x0reg.h>
#include <arm/xscale/pxa2x0var.h>
#include <arm/xscale/pxa2x0_intr.h>
#include <arm/sa11x0/sa11x0_var.h>
/*
* INTC autoconf glue
*/
static int pxaintc_match(struct device *, void *, void *);
static void pxaintc_attach(struct device *, struct device *, void *);
#ifdef __NetBSD__
CFATTACH_DECL(pxaintc, sizeof(struct device),
pxaintc_match, pxaintc_attach, NULL, NULL);
#else
struct cfattach pxaintc_ca = {
sizeof(struct device), pxaintc_match, pxaintc_attach
};
struct cfdriver pxaintc_cd = {
NULL, "pxaintc", DV_DULL
};
#endif
static int pxaintc_attached;
static int stray_interrupt(void *);
static void init_interrupt_masks(void);
/*
* interrupt dispatch table.
*/
#ifdef MULTIPLE_HANDLERS_ON_ONE_IRQ
struct intrhand {
TAILQ_ENTRY(intrhand) ih_list; /* link on intrq list */
int (*ih_func)(void *); /* handler */
void *ih_arg; /* arg for handler */
};
#endif
static struct {
#ifdef MULTIPLE_HANDLERS_ON_ONE_IRQ
TAILQ_HEAD(,intrhand) list;
#else
pxa2x0_irq_handler_t func;
#endif
void *cookie; /* NULL for stackframe */
/* struct evbnt ev; */
} handler[ICU_LEN];
__volatile int softint_pending;
__volatile int current_spl_level;
__volatile int intr_mask;
/* interrupt masks for each level */
int pxa2x0_imask[NIPL];
static int extirq_level[ICU_LEN];
static int
pxaintc_match(struct device *parent, void *cf, void *aux)
{
struct pxaip_attach_args *pxa = aux;
if (pxaintc_attached || pxa->pxa_addr != PXA2X0_INTCTL_BASE)
return (0);
return (1);
}
void
pxaintc_attach(struct device *parent, struct device *self, void *args)
{
int i;
pxaintc_attached = 1;
printf(": Interrupt Controller\n");
#define SAIPIC_ICCR 0x14
write_icu(SAIPIC_ICCR, 1);
write_icu(SAIPIC_MR, 0);
for(i = 0; i < sizeof handler / sizeof handler[0]; ++i){
handler[i].func = stray_interrupt;
handler[i].cookie = (void *)(u_int32_t) i;
extirq_level[i] = IPL_SERIAL;
}
init_interrupt_masks();
_splraise(IPL_SERIAL);
enable_interrupts(I32_bit);
}
/*
* Invoked very early on from the board-specific initarm(), in order to
* inform us the virtual address of the interrupt controller's registers.
*/
vaddr_t pxaic_base;
void
pxa2x0_intr_bootstrap(vaddr_t addr)
{
pxaic_base = addr;
}
static __inline void
__raise(int ipl)
{
if (current_spl_level < ipl)
pxa2x0_setipl(ipl);
}
/*
* Map a software interrupt queue to an interrupt priority level.
*/
static const int si_to_ipl[SI_NQUEUES] = {
IPL_SOFT, /* SI_SOFT */
IPL_SOFTCLOCK, /* SI_SOFTCLOCK */
IPL_SOFTNET, /* SI_SOFTNET */
IPL_SOFTSERIAL, /* SI_SOFTSERIAL */
};
/*
* called from irq_entry.
*/
void
pxa2x0_irq_handler(void *arg)
{
struct clockframe *frame = arg;
uint32_t irqbits;
int irqno;
int saved_spl_level;
saved_spl_level = current_spl_level;
/* get pending IRQs */
irqbits = read_icu(SAIPIC_IP);
while ((irqno = find_first_bit(irqbits)) >= 0) {
/* XXX: Shuould we handle IRQs in priority order? */
/* raise spl to stop interrupts of lower priorities */
if (saved_spl_level < extirq_level[irqno])
pxa2x0_setipl(extirq_level[irqno]);
#ifdef notyet
/* Enable interrupt */
#endif
#ifndef MULTIPLE_HANDLERS_ON_ONE_IRQ
(* handler[irqno].func)(
handler[irqno].cookie == 0
? frame : handler[irqno].cookie );
#else
/* process all handlers for this interrupt.
XXX not yet */
#endif
#ifdef notyet
/* Disable interrupt */
#endif
irqbits &= ~(1<<irqno);
}
/* restore spl to that was when this interrupt happen */
pxa2x0_setipl(saved_spl_level);
if(softint_pending & intr_mask)
pxa2x0_do_pending();
}
static int
stray_interrupt(void *cookie)
{
int irqno = (int)cookie;
printf("stray interrupt %d\n", irqno);
if (PXA2X0_IRQ_MIN <= irqno && irqno < ICU_LEN){
int save = disable_interrupts(I32_bit);
write_icu(SAIPIC_MR,
read_icu(SAIPIC_MR) & ~(1U<<irqno));
restore_interrupts(save);
}
return 0;
}
/*
* Interrupt Mask Handling
*/
void
pxa2x0_update_intr_masks(int irqno, int level)
{
int mask = 1U<<irqno;
int psw = disable_interrupts(I32_bit);
int i;
for(i = 0; i < level; ++i)
pxa2x0_imask[i] |= mask; /* Enable interrupt at lower level */
for( ; i < NIPL-1; ++i)
pxa2x0_imask[i] &= ~mask; /* Disable itnerrupt at upper level */
/*
* Enforce a heirarchy that gives "slow" device (or devices with
* limited input buffer space/"real-time" requirements) a better
* chance at not dropping data.
*/
pxa2x0_imask[IPL_BIO] &= pxa2x0_imask[IPL_SOFTNET];
pxa2x0_imask[IPL_NET] &= pxa2x0_imask[IPL_BIO];
pxa2x0_imask[IPL_SOFTSERIAL] &= pxa2x0_imask[IPL_NET];
pxa2x0_imask[IPL_TTY] &= pxa2x0_imask[IPL_SOFTSERIAL];
/*
* splvm() blocks all interrupts that use the kernel memory
* allocation facilities.
*/
pxa2x0_imask[IPL_VM] &= pxa2x0_imask[IPL_TTY];
/*
* Audio devices are not allowed to perform memory allocation
* in their interrupt routines, and they have fairly "real-time"
* requirements, so give them a high interrupt priority.
*/
pxa2x0_imask[IPL_AUDIO] &= pxa2x0_imask[IPL_VM];
/*
* splclock() must block anything that uses the scheduler.
*/
pxa2x0_imask[IPL_CLOCK] &= pxa2x0_imask[IPL_AUDIO];
/*
* splhigh() must block "everything".
*/
pxa2x0_imask[IPL_HIGH] &= pxa2x0_imask[IPL_STATCLOCK];
/*
* XXX We need serial drivers to run at the absolute highest priority
* in order to avoid overruns, so serial > high.
*/
pxa2x0_imask[IPL_SERIAL] &= pxa2x0_imask[IPL_HIGH];
write_icu(SAIPIC_MR, pxa2x0_imask[current_spl_level]);
restore_interrupts(psw);
}
static void
init_interrupt_masks(void)
{
memset(pxa2x0_imask, 0, sizeof(pxa2x0_imask));
/*
* IPL_NONE has soft interrupts enabled only, at least until
* hardware handlers are installed.
*/
pxa2x0_imask[IPL_NONE] =
SI_TO_IRQBIT(SI_SOFT) |
SI_TO_IRQBIT(SI_SOFTCLOCK) |
SI_TO_IRQBIT(SI_SOFTNET) |
SI_TO_IRQBIT(SI_SOFTSERIAL);
/*
* Initialize the soft interrupt masks to block themselves.
*/
pxa2x0_imask[IPL_SOFT] = ~SI_TO_IRQBIT(SI_SOFT);
pxa2x0_imask[IPL_SOFTCLOCK] = ~SI_TO_IRQBIT(SI_SOFTCLOCK);
pxa2x0_imask[IPL_SOFTNET] = ~SI_TO_IRQBIT(SI_SOFTNET);
pxa2x0_imask[IPL_SOFTSERIAL] = ~SI_TO_IRQBIT(SI_SOFTSERIAL);
pxa2x0_imask[IPL_SOFT] &= pxa2x0_imask[IPL_NONE];
/*
* splsoftclock() is the only interface that users of the
* generic software interrupt facility have to block their
* soft intrs, so splsoftclock() must also block IPL_SOFT.
*/
pxa2x0_imask[IPL_SOFTCLOCK] &= pxa2x0_imask[IPL_SOFT];
/*
* splsoftnet() must also block splsoftclock(), since we don't
* want timer-driven network events to occur while we're
* processing incoming packets.
*/
pxa2x0_imask[IPL_SOFTNET] &= pxa2x0_imask[IPL_SOFTCLOCK];
}
void
pxa2x0_do_pending(void)
{
static __cpu_simple_lock_t processing = __SIMPLELOCK_UNLOCKED;
int oldirqstate, spl_save;
if (__cpu_simple_lock_try(&processing) == 0)
return;
spl_save = current_spl_level;
oldirqstate = disable_interrupts(I32_bit);
#if 1
#define DO_SOFTINT(si,ipl) \
if ((softint_pending & intr_mask) & SI_TO_IRQBIT(si)) { \
softint_pending &= ~SI_TO_IRQBIT(si); \
__raise(ipl); \
restore_interrupts(oldirqstate); \
softintr_dispatch(si); \
oldirqstate = disable_interrupts(I32_bit); \
pxa2x0_setipl(spl_save); \
}
do {
DO_SOFTINT(SI_SOFTSERIAL,IPL_SOFTSERIAL);
DO_SOFTINT(SI_SOFTNET, IPL_SOFTNET);
DO_SOFTINT(SI_SOFTCLOCK, IPL_SOFTCLOCK);
DO_SOFTINT(SI_SOFT, IPL_SOFT);
} while( softint_pending & intr_mask );
#else
while( (si = find_first_bit(softint_pending & intr_mask)) >= 0 ){
softint_pending &= ~SI_TO_IRQBIT(si);
__raise(si_to_ipl(si));
restore_interrupts(oldirqstate);
softintr_dispatch(si);
oldirqstate = disable_interrupts(I32_bit);
pxa2x0_setipl(spl_save);
}
#endif
__cpu_simple_unlock(&processing);
restore_interrupts(oldirqstate);
}
#undef splx
void
splx(int ipl)
{
pxa2x0_splx(ipl);
}
#undef _splraise
int
_splraise(int ipl)
{
return pxa2x0_splraise(ipl);
}
#undef _spllower
int
_spllower(int ipl)
{
return pxa2x0_spllower(ipl);
}
#undef _setsoftintr
void
_setsoftintr(int si)
{
return pxa2x0_setsoftintr(si);
}
void *
pxa2x0_intr_establish(int irqno, int level,
int (*func)(void *), void *cookie)
{
int psw;
if (irqno < PXA2X0_IRQ_MIN || irqno >= ICU_LEN)
panic("intr_establish: bogus irq number %d", irqno);
psw = disable_interrupts(I32_bit);
handler[irqno].cookie = cookie;
handler[irqno].func = func;
extirq_level[irqno] = level;
pxa2x0_update_intr_masks(irqno, level);
intr_mask = pxa2x0_imask[current_spl_level];
restore_interrupts(psw);
return (&handler[irqno]);
}
/*
* Glue for drivers of sa11x0 compatible integrated logics.
*/
void *
sa11x0_intr_establish(sa11x0_chipset_tag_t ic, int irq, int type, int level,
int (*ih_fun)(void *), void *ih_arg)
{
return pxa2x0_intr_establish(irq, level, ih_fun, ih_arg);
}
|