1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
|
/* $OpenBSD: if_dwxe.c,v 1.11 2019/01/03 00:59:58 dlg Exp $ */
/*
* Copyright (c) 2008 Mark Kettenis
* Copyright (c) 2017 Patrick Wildt <patrick@blueri.se>
*
* Permission to use, copy, modify, and distribute this software for any
* purpose with or without fee is hereby granted, provided that the above
* copyright notice and this permission notice appear in all copies.
*
* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
*/
/*
* Driver for the ethernet controller on the Allwinner H3/A64 SoCs.
*/
#include "bpfilter.h"
#include <sys/param.h>
#include <sys/systm.h>
#include <sys/device.h>
#include <sys/kernel.h>
#include <sys/malloc.h>
#include <sys/mbuf.h>
#include <sys/queue.h>
#include <sys/socket.h>
#include <sys/sockio.h>
#include <sys/timeout.h>
#include <machine/bus.h>
#include <machine/fdt.h>
#include <net/if.h>
#include <net/if_media.h>
#include <dev/ofw/openfirm.h>
#include <dev/ofw/ofw_clock.h>
#include <dev/ofw/ofw_misc.h>
#include <dev/ofw/ofw_pinctrl.h>
#include <dev/ofw/ofw_regulator.h>
#include <dev/ofw/fdt.h>
#include <dev/mii/mii.h>
#include <dev/mii/miivar.h>
#if NBPFILTER > 0
#include <net/bpf.h>
#endif
#include <netinet/in.h>
#include <netinet/if_ether.h>
/*
* DWXE registers.
*/
#define DWXE_BASIC_CTL0 0x00
#define DWXE_BASIC_CTL0_DUPLEX (1 << 0)
#define DWXE_BASIC_CTL0_LOOPBACK (1 << 1)
#define DWXE_BASIC_CTL0_SPEED_1000 (0 << 2)
#define DWXE_BASIC_CTL0_SPEED_10 (2 << 2)
#define DWXE_BASIC_CTL0_SPEED_100 (3 << 2)
#define DWXE_BASIC_CTL0_SPEED_MASK (3 << 2)
#define DWXE_BASIC_CTL1 0x04
#define DWXE_BASIC_CTL1_SOFT_RST (1 << 0)
#define DWXE_BASIC_CTL1_RX_TX_PRI (1 << 1)
#define DWXE_BASIC_CTL1_BURST_LEN_MASK (0x3f << 24)
#define DWXE_BASIC_CTL1_BURST_LEN(x) ((x) << 24)
#define DWXE_INT_STA 0x08
#define DWXE_INT_STA_TX_INT (1 << 0)
#define DWXE_INT_STA_TX_DMA_STOP_INT (1 << 1)
#define DWXE_INT_STA_TX_BUF_UA_INT (1 << 2)
#define DWXE_INT_STA_TX_TIMEOUT_INT (1 << 3)
#define DWXE_INT_STA_TX_UNDERFLOW_INT (1 << 4)
#define DWXE_INT_STA_TX_EARLY_INT (1 << 5)
#define DWXE_INT_STA_RX_INT (1 << 8)
#define DWXE_INT_STA_RX_BUF_UA_INT (1 << 9)
#define DWXE_INT_STA_RX_DMA_STOP_INT (1 << 10)
#define DWXE_INT_STA_RX_TIMEOUT_INT (1 << 11)
#define DWXE_INT_STA_RX_OVERFLOW_INT (1 << 12)
#define DWXE_INT_STA_RX_EARLY_INT (1 << 13)
#define DWXE_INT_STA_RGMII_STA_INT (1 << 16)
#define DWXE_INT_EN 0x0C
#define DWXE_INT_EN_TX_INT (1 << 0)
#define DWXE_INT_EN_TX_DMA_STOP_INT (1 << 1)
#define DWXE_INT_EN_TX_BUF_UA_INT (1 << 2)
#define DWXE_INT_EN_TX_TIMEOUT_INT (1 << 3)
#define DWXE_INT_EN_TX_UNDERFLOW_INT (1 << 4)
#define DWXE_INT_EN_TX_EARLY_INT (1 << 5)
#define DWXE_INT_EN_RX_INT (1 << 8)
#define DWXE_INT_EN_RX_BUF_UA_INT (1 << 9)
#define DWXE_INT_EN_RX_DMA_STOP_INT (1 << 10)
#define DWXE_INT_EN_RX_TIMEOUT_INT (1 << 11)
#define DWXE_INT_EN_RX_OVERFLOW_INT (1 << 12)
#define DWXE_INT_EN_RX_EARLY_INT (1 << 13)
#define DWXE_INT_EN_RGMII_EN_INT (1 << 16)
#define DWXE_TX_CTL0 0x10
#define DWXE_TX_CTL0_TX_TRANSMITTER_EN (1U << 31)
#define DWXE_TX_CTL1 0x14
#define DWXE_TX_CTL1_TX_FIFO_FLUSH (1 << 0)
#define DWXE_TX_CTL1_TX_MD (1 << 1)
#define DWXE_TX_CTL1_TX_NEXT_FRM (1 << 2)
#define DWXE_TX_CTL1_TX_TH_MASK (0x3 << 8)
#define DWXE_TX_CTL1_TX_TH_64 0
#define DWXE_TX_CTL1_TX_TH_128 (0x1 << 8)
#define DWXE_TX_CTL1_TX_TH_192 (0x2 << 8)
#define DWXE_TX_CTL1_TX_TH_256 (0x3 << 8)
#define DWXE_TX_CTL1_TX_DMA_EN (1 << 30)
#define DWXE_TX_CTL1_TX_DMA_START (1U << 31)
#define DWXE_TX_FLOW_CTL 0x1C
#define DWXE_TX_FLOW_CTL_EN (1 << 0)
#define DWXE_TX_DESC_LIST 0x20
#define DWXE_RX_CTL0 0x24
#define DWXE_RX_CTL0_RX_FLOW_CTL_EN (1 << 16)
#define DWXE_RX_CTL0_RX_DO_CRC (1 << 27)
#define DWXE_RX_CTL0_RX_RECEIVER_EN (1U << 31)
#define DWXE_RX_CTL1 0x28
#define DWXE_RX_CTL1_RX_MD (1 << 1)
#define DWXE_RX_CTL1_RX_TH_MASK (0x3 << 4)
#define DWXE_RX_CTL1_RX_TH_32 (0x0 << 4)
#define DWXE_RX_CTL1_RX_TH_64 (0x1 << 4)
#define DWXE_RX_CTL1_RX_TH_96 (0x2 << 4)
#define DWXE_RX_CTL1_RX_TH_128 (0x3 << 4)
#define DWXE_RX_CTL1_RX_DMA_EN (1 << 30)
#define DWXE_RX_CTL1_RX_DMA_START (1U << 31)
#define DWXE_RX_DESC_LIST 0x34
#define DWXE_RX_FRM_FLT 0x38
#define DWXE_RX_FRM_FLT_RX_ALL (1 << 0)
#define DWXE_RX_FRM_FLT_HASH_UNICAST (1 << 8)
#define DWXE_RX_FRM_FLT_HASH_MULTICAST (1 << 9)
#define DWXE_RX_FRM_FLT_CTL (1 << 13)
#define DWXE_RX_FRM_FLT_RX_ALL_MULTICAST (1 << 16)
#define DWXE_RX_FRM_FLT_DIS_BROADCAST (1 << 17)
#define DWXE_RX_FRM_FLT_DIS_ADDR_FILTER (1U << 31)
#define DWXE_RX_HASH0 0x40
#define DWXE_RX_HASH1 0x44
#define DWXE_MDIO_CMD 0x48
#define DWXE_MDIO_CMD_MII_BUSY (1 << 0)
#define DWXE_MDIO_CMD_MII_WRITE (1 << 1)
#define DWXE_MDIO_CMD_PHY_REG_SHIFT 4
#define DWXE_MDIO_CMD_PHY_ADDR_SHIFT 12
#define DWXE_MDIO_CMD_MDC_DIV_RATIO_M_SHIFT 20
#define DWXE_MDIO_CMD_MDC_DIV_RATIO_M_MASK 0x7
#define DWXE_MDIO_CMD_MDC_DIV_RATIO_M_16 0
#define DWXE_MDIO_CMD_MDC_DIV_RATIO_M_32 1
#define DWXE_MDIO_CMD_MDC_DIV_RATIO_M_64 2
#define DWXE_MDIO_CMD_MDC_DIV_RATIO_M_128 3
#define DWXE_MDIO_DATA 0x4C
#define DWXE_MACADDR_HI 0x50
#define DWXE_MACADDR_LO 0x54
#define DWXE_TX_DMA_STA 0xB0
#define DWXE_TX_CUR_DESC 0xB4
#define DWXE_TX_CUR_BUF 0xB8
#define DWXE_RX_DMA_STA 0xC0
#define DWXE_RX_CUR_DESC 0xC4
#define DWXE_RX_CUR_BUF 0xC8
/*
* DWXE descriptors.
*/
struct dwxe_desc {
uint32_t sd_status;
uint32_t sd_len;
uint32_t sd_addr;
uint32_t sd_next;
};
/* Tx status bits. */
#define DWXE_TX_DEFER (1 << 0)
#define DWXE_TX_UNDERFLOW_ERR (1 << 1)
#define DWXE_TX_DEFER_ERR (1 << 2)
#define DWXE_TX_COL_CNT_MASK (0xf << 3)
#define DWXE_TX_COL_CNT_SHIFT 3
#define DWXE_TX_COL_ERR_1 (1 << 8)
#define DWXE_TX_COL_ERR_0 (1 << 9)
#define DWXE_TX_CRS_ERR (1 << 10)
#define DWXE_TX_PAYLOAD_ERR (1 << 12)
#define DWXE_TX_LENGTH_ERR (1 << 14)
#define DWXE_TX_HEADER_ERR (1 << 16)
#define DWXE_TX_DESC_CTL (1 << 31)
/* Rx status bits */
#define DWXE_RX_PAYLOAD_ERR (1 << 0)
#define DWXE_RX_CRC_ERR (1 << 1)
#define DWXE_RX_PHY_ERR (1 << 3)
#define DWXE_RX_LENGTH_ERR (1 << 4)
#define DWXE_RX_FRM_TYPE (1 << 5)
#define DWXE_RX_COL_ERR (1 << 6)
#define DWXE_RX_HEADER_ERR (1 << 7)
#define DWXE_RX_LAST_DESC (1 << 8)
#define DWXE_RX_FIR_DESC (1 << 9)
#define DWXE_RX_OVERFLOW_ERR (1 << 11)
#define DWXE_RX_SAF_FAIL (1 << 13)
#define DWXE_RX_NO_ENOUGH_BUF_ERR (1 << 14)
#define DWXE_RX_FRM_LEN_MASK 0x3fff
#define DWXE_RX_FRM_LEN_SHIFT 16
#define DWXE_RX_DAF_FAIL (1 << 30)
#define DWXE_RX_DESC_CTL (1 << 31)
/* Tx size bits */
#define DWXE_TX_BUF_SIZE (0xfff << 0)
#define DWXE_TX_CRC_CTL (1 << 26)
#define DWXE_TX_CHECKSUM_CTL_MASK (0x3 << 27)
#define DWXE_TX_CHECKSUM_CTL_IP (1 << 27)
#define DWXE_TX_CHECKSUM_CTL_NO_PSE (2 << 27)
#define DWXE_TX_CHECKSUM_CTL_FULL (3 << 27)
#define DWXE_TX_FIR_DESC (1 << 29)
#define DWXE_TX_LAST_DESC (1 << 30)
#define DWXE_TX_INT_CTL (1 << 31)
/* Rx size bits */
#define DWXE_RX_BUF_SIZE (0xfff << 0)
#define DWXE_RX_INT_CTL (1 << 31)
/* EMAC syscon bits */
#define SYSCON_EMAC 0x30
#define SYSCON_ETCS_MASK (0x3 << 0)
#define SYSCON_ETCS_MII (0 << 0)
#define SYSCON_ETCS_EXT_GMII (1 << 0)
#define SYSCON_ETCS_INT_GMII (2 << 0)
#define SYSCON_EPIT (1 << 2) /* 1: RGMII, 0: MII */
#define SYSCON_ERXDC_MASK (0xf << 5)
#define SYSCON_ERXDC_SHIFT 5
#define SYSCON_ETXDC_MASK (0x7 << 10)
#define SYSCON_ETXDC_SHIFT 10
#define SYSCON_RMII_EN (1 << 13) /* 1: enable RMII (overrides EPIT) */
#define SYSCON_H3_EPHY_SELECT (1 << 15) /* 1: internal PHY, 0: external PHY */
#define SYSCON_H3_EPHY_SHUTDOWN (1 << 16) /* 1: shutdown, 0: power up */
#define SYSCON_H3_EPHY_LED_POL (1 << 17) /* 1: active low, 0: active high */
#define SYSCON_H3_EPHY_CLK_SEL (1 << 18) /* 1: 24MHz, 0: 25MHz */
#define SYSCON_H3_EPHY_ADDR_MASK (0x1f << 20)
#define SYSCON_H3_EPHY_ADDR_SHIFT 20
/* GMAC syscon bits (Allwinner R40) */
#define SYSCON_GMAC 0x00
#define SYSCON_GTCS_MASK SYSCON_ETCS_MASK
#define SYSCON_GTCS_MII SYSCON_ETCS_MII
#define SYSCON_GTCS_EXT_GMII SYSCON_ETCS_EXT_GMII
#define SYSCON_GTCS_INT_GMII SYSCON_ETCS_INT_GMII
#define SYSCON_GPIT SYSCON_EPIT
#define SYSCON_GRXDC_MASK (0x7 << 5)
#define SYSCON_GRXDC_SHIFT 5
struct dwxe_buf {
bus_dmamap_t tb_map;
struct mbuf *tb_m;
};
#define DWXE_NTXDESC 256
#define DWXE_NTXSEGS 16
#define DWXE_NRXDESC 256
struct dwxe_dmamem {
bus_dmamap_t tdm_map;
bus_dma_segment_t tdm_seg;
size_t tdm_size;
caddr_t tdm_kva;
};
#define DWXE_DMA_MAP(_tdm) ((_tdm)->tdm_map)
#define DWXE_DMA_LEN(_tdm) ((_tdm)->tdm_size)
#define DWXE_DMA_DVA(_tdm) ((_tdm)->tdm_map->dm_segs[0].ds_addr)
#define DWXE_DMA_KVA(_tdm) ((void *)(_tdm)->tdm_kva)
struct dwxe_softc {
struct device sc_dev;
int sc_node;
bus_space_tag_t sc_iot;
bus_space_handle_t sc_ioh;
bus_dma_tag_t sc_dmat;
struct arpcom sc_ac;
#define sc_lladdr sc_ac.ac_enaddr
struct mii_data sc_mii;
#define sc_media sc_mii.mii_media
int sc_link;
int sc_phyloc;
struct dwxe_dmamem *sc_txring;
struct dwxe_buf *sc_txbuf;
struct dwxe_desc *sc_txdesc;
int sc_tx_prod;
int sc_tx_cnt;
int sc_tx_cons;
struct dwxe_dmamem *sc_rxring;
struct dwxe_buf *sc_rxbuf;
struct dwxe_desc *sc_rxdesc;
int sc_rx_prod;
struct if_rxring sc_rx_ring;
int sc_rx_cons;
struct timeout sc_tick;
struct timeout sc_rxto;
uint32_t sc_clk;
};
#define DEVNAME(_s) ((_s)->sc_dev.dv_xname)
int dwxe_match(struct device *, void *, void *);
void dwxe_attach(struct device *, struct device *, void *);
void dwxe_phy_setup_emac(struct dwxe_softc *);
void dwxe_phy_setup_gmac(struct dwxe_softc *);
struct cfattach dwxe_ca = {
sizeof(struct dwxe_softc), dwxe_match, dwxe_attach
};
struct cfdriver dwxe_cd = {
NULL, "dwxe", DV_IFNET
};
uint32_t dwxe_read(struct dwxe_softc *, bus_addr_t);
void dwxe_write(struct dwxe_softc *, bus_addr_t, uint32_t);
int dwxe_ioctl(struct ifnet *, u_long, caddr_t);
void dwxe_start(struct ifnet *);
void dwxe_watchdog(struct ifnet *);
int dwxe_media_change(struct ifnet *);
void dwxe_media_status(struct ifnet *, struct ifmediareq *);
int dwxe_mii_readreg(struct device *, int, int);
void dwxe_mii_writereg(struct device *, int, int, int);
void dwxe_mii_statchg(struct device *);
void dwxe_lladdr_read(struct dwxe_softc *, uint8_t *);
void dwxe_lladdr_write(struct dwxe_softc *);
void dwxe_tick(void *);
void dwxe_rxtick(void *);
int dwxe_intr(void *);
void dwxe_tx_proc(struct dwxe_softc *);
void dwxe_rx_proc(struct dwxe_softc *);
void dwxe_up(struct dwxe_softc *);
void dwxe_down(struct dwxe_softc *);
void dwxe_iff(struct dwxe_softc *);
int dwxe_encap(struct dwxe_softc *, struct mbuf *, int *);
void dwxe_reset(struct dwxe_softc *);
void dwxe_stop_dma(struct dwxe_softc *);
struct dwxe_dmamem *
dwxe_dmamem_alloc(struct dwxe_softc *, bus_size_t, bus_size_t);
void dwxe_dmamem_free(struct dwxe_softc *, struct dwxe_dmamem *);
struct mbuf *dwxe_alloc_mbuf(struct dwxe_softc *, bus_dmamap_t);
void dwxe_fill_rx_ring(struct dwxe_softc *);
int
dwxe_match(struct device *parent, void *cfdata, void *aux)
{
struct fdt_attach_args *faa = aux;
return OF_is_compatible(faa->fa_node, "allwinner,sun8i-h3-emac") ||
OF_is_compatible(faa->fa_node, "allwinner,sun8i-r40-gmac") ||
OF_is_compatible(faa->fa_node, "allwinner,sun50i-a64-emac");
}
void
dwxe_attach(struct device *parent, struct device *self, void *aux)
{
struct dwxe_softc *sc = (void *)self;
struct fdt_attach_args *faa = aux;
struct ifnet *ifp;
int phy, phy_supply, node;
sc->sc_node = faa->fa_node;
sc->sc_iot = faa->fa_iot;
if (bus_space_map(sc->sc_iot, faa->fa_reg[0].addr,
faa->fa_reg[0].size, 0, &sc->sc_ioh)) {
printf("%s: cannot map registers\n", self->dv_xname);
return;
}
sc->sc_dmat = faa->fa_dmat;
/* Lookup PHY. */
phy = OF_getpropint(faa->fa_node, "phy-handle", 0);
node = OF_getnodebyphandle(phy);
if (node)
sc->sc_phyloc = OF_getpropint(node, "reg", MII_PHY_ANY);
else
sc->sc_phyloc = MII_PHY_ANY;
pinctrl_byname(faa->fa_node, "default");
/* Enable clock. */
clock_enable(faa->fa_node, "stmmaceth");
reset_deassert(faa->fa_node, "stmmaceth");
delay(5000);
/* Power up PHY. */
phy_supply = OF_getpropint(faa->fa_node, "phy-supply", 0);
if (phy_supply)
regulator_enable(phy_supply);
sc->sc_clk = clock_get_frequency(faa->fa_node, "stmmaceth");
if (sc->sc_clk > 160000000)
sc->sc_clk = DWXE_MDIO_CMD_MDC_DIV_RATIO_M_128;
else if (sc->sc_clk > 80000000)
sc->sc_clk = DWXE_MDIO_CMD_MDC_DIV_RATIO_M_64;
else if (sc->sc_clk > 40000000)
sc->sc_clk = DWXE_MDIO_CMD_MDC_DIV_RATIO_M_32;
else
sc->sc_clk = DWXE_MDIO_CMD_MDC_DIV_RATIO_M_16;
if (OF_getprop(faa->fa_node, "local-mac-address",
&sc->sc_lladdr, ETHER_ADDR_LEN) != ETHER_ADDR_LEN)
dwxe_lladdr_read(sc, sc->sc_lladdr);
printf(": address %s\n", ether_sprintf(sc->sc_lladdr));
/* Do hardware specific initializations. */
if (OF_is_compatible(faa->fa_node, "allwinner,sun8i-r40-gmac"))
dwxe_phy_setup_gmac(sc);
else
dwxe_phy_setup_emac(sc);
timeout_set(&sc->sc_tick, dwxe_tick, sc);
timeout_set(&sc->sc_rxto, dwxe_rxtick, sc);
ifp = &sc->sc_ac.ac_if;
ifp->if_softc = sc;
ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
ifp->if_ioctl = dwxe_ioctl;
ifp->if_start = dwxe_start;
ifp->if_watchdog = dwxe_watchdog;
IFQ_SET_MAXLEN(&ifp->if_snd, DWXE_NTXDESC - 1);
bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
ifp->if_capabilities = IFCAP_VLAN_MTU;
sc->sc_mii.mii_ifp = ifp;
sc->sc_mii.mii_readreg = dwxe_mii_readreg;
sc->sc_mii.mii_writereg = dwxe_mii_writereg;
sc->sc_mii.mii_statchg = dwxe_mii_statchg;
ifmedia_init(&sc->sc_media, 0, dwxe_media_change, dwxe_media_status);
dwxe_reset(sc);
mii_attach(self, &sc->sc_mii, 0xffffffff, sc->sc_phyloc,
MII_OFFSET_ANY, MIIF_NOISOLATE);
if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
printf("%s: no PHY found!\n", sc->sc_dev.dv_xname);
ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL);
} else
ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_AUTO);
if_attach(ifp);
ether_ifattach(ifp);
fdt_intr_establish(faa->fa_node, IPL_NET, dwxe_intr, sc,
sc->sc_dev.dv_xname);
}
void
dwxe_phy_setup_emac(struct dwxe_softc *sc)
{
struct regmap *rm;
uint32_t syscon;
uint32_t tx_delay, rx_delay;
char *phy_mode;
int len;
rm = regmap_byphandle(OF_getpropint(sc->sc_node, "syscon", 0));
if (rm == NULL)
return;
syscon = regmap_read_4(rm, SYSCON_EMAC);
syscon &= ~(SYSCON_ETCS_MASK|SYSCON_EPIT|SYSCON_RMII_EN);
syscon &= ~(SYSCON_ETXDC_MASK | SYSCON_ERXDC_MASK);
syscon &= ~SYSCON_H3_EPHY_SELECT;
if ((len = OF_getproplen(sc->sc_node, "phy-mode")) <= 0)
return;
phy_mode = malloc(len, M_TEMP, M_WAITOK);
OF_getprop(sc->sc_node, "phy-mode", phy_mode, len);
if (!strncmp(phy_mode, "rgmii", strlen("rgmii")))
syscon |= SYSCON_EPIT | SYSCON_ETCS_INT_GMII;
else if (!strncmp(phy_mode, "rmii", strlen("rmii")))
syscon |= SYSCON_EPIT | SYSCON_ETCS_EXT_GMII;
else if (!strncmp(phy_mode, "mii", strlen("mii")) &&
OF_is_compatible(sc->sc_node, "allwinner,sun8i-h3-emac")) {
syscon &= ~SYSCON_H3_EPHY_SHUTDOWN;
syscon |= SYSCON_H3_EPHY_SELECT | SYSCON_H3_EPHY_CLK_SEL;
if (OF_getproplen(sc->sc_node, "allwinner,leds-active-low") == 0)
syscon |= SYSCON_H3_EPHY_LED_POL;
else
syscon &= ~SYSCON_H3_EPHY_LED_POL;
syscon &= ~SYSCON_H3_EPHY_ADDR_MASK;
syscon |= (sc->sc_phyloc << SYSCON_H3_EPHY_ADDR_SHIFT);
}
free(phy_mode, M_TEMP, len);
tx_delay = OF_getpropint(sc->sc_node, "allwinner,tx-delay-ps", 0);
rx_delay = OF_getpropint(sc->sc_node, "allwinner,rx-delay-ps", 0);
syscon |= ((tx_delay / 100) << SYSCON_ETXDC_SHIFT) & SYSCON_ETXDC_MASK;
syscon |= ((rx_delay / 100) << SYSCON_ERXDC_SHIFT) & SYSCON_ERXDC_MASK;
regmap_write_4(rm, SYSCON_EMAC, syscon);
dwxe_reset(sc);
}
void
dwxe_phy_setup_gmac(struct dwxe_softc *sc)
{
struct regmap *rm;
uint32_t syscon;
uint32_t rx_delay;
char *phy_mode;
int len;
rm = regmap_byphandle(OF_getpropint(sc->sc_node, "syscon", 0));
if (rm == NULL)
return;
syscon = regmap_read_4(rm, SYSCON_GMAC);
syscon &= ~(SYSCON_GTCS_MASK|SYSCON_GPIT|SYSCON_ERXDC_MASK);
if ((len = OF_getproplen(sc->sc_node, "phy-mode")) <= 0)
return;
phy_mode = malloc(len, M_TEMP, M_WAITOK);
OF_getprop(sc->sc_node, "phy-mode", phy_mode, len);
if (!strncmp(phy_mode, "rgmii", strlen("rgmii")))
syscon |= SYSCON_GPIT | SYSCON_GTCS_INT_GMII;
else if (!strncmp(phy_mode, "rmii", strlen("rmii")))
syscon |= SYSCON_GPIT | SYSCON_GTCS_EXT_GMII;
free(phy_mode, M_TEMP, len);
rx_delay = OF_getpropint(sc->sc_node, "allwinner,rx-delay-ps", 0);
syscon |= ((rx_delay / 100) << SYSCON_ERXDC_SHIFT) & SYSCON_ERXDC_MASK;
regmap_write_4(rm, SYSCON_GMAC, syscon);
dwxe_reset(sc);
}
uint32_t
dwxe_read(struct dwxe_softc *sc, bus_addr_t addr)
{
return bus_space_read_4(sc->sc_iot, sc->sc_ioh, addr);
}
void
dwxe_write(struct dwxe_softc *sc, bus_addr_t addr, uint32_t data)
{
bus_space_write_4(sc->sc_iot, sc->sc_ioh, addr, data);
}
void
dwxe_lladdr_read(struct dwxe_softc *sc, uint8_t *lladdr)
{
uint32_t machi, maclo;
machi = dwxe_read(sc, DWXE_MACADDR_HI);
maclo = dwxe_read(sc, DWXE_MACADDR_LO);
lladdr[0] = (maclo >> 0) & 0xff;
lladdr[1] = (maclo >> 8) & 0xff;
lladdr[2] = (maclo >> 16) & 0xff;
lladdr[3] = (maclo >> 24) & 0xff;
lladdr[4] = (machi >> 0) & 0xff;
lladdr[5] = (machi >> 8) & 0xff;
}
void
dwxe_lladdr_write(struct dwxe_softc *sc)
{
dwxe_write(sc, DWXE_MACADDR_HI,
sc->sc_lladdr[5] << 8 | sc->sc_lladdr[4] << 0);
dwxe_write(sc, DWXE_MACADDR_LO,
sc->sc_lladdr[3] << 24 | sc->sc_lladdr[2] << 16 |
sc->sc_lladdr[1] << 8 | sc->sc_lladdr[0] << 0);
}
void
dwxe_start(struct ifnet *ifp)
{
struct dwxe_softc *sc = ifp->if_softc;
struct mbuf *m;
int error, idx;
if (!(ifp->if_flags & IFF_RUNNING))
return;
if (ifq_is_oactive(&ifp->if_snd))
return;
if (IFQ_IS_EMPTY(&ifp->if_snd))
return;
if (!sc->sc_link)
return;
idx = sc->sc_tx_prod;
while ((sc->sc_txdesc[idx].sd_status & DWXE_TX_DESC_CTL) == 0) {
m = ifq_deq_begin(&ifp->if_snd);
if (m == NULL)
break;
error = dwxe_encap(sc, m, &idx);
if (error == ENOBUFS) {
ifq_deq_rollback(&ifp->if_snd, m);
ifq_set_oactive(&ifp->if_snd);
break;
}
if (error == EFBIG) {
ifq_deq_commit(&ifp->if_snd, m);
m_freem(m); /* give up: drop it */
ifp->if_oerrors++;
continue;
}
/* Now we are committed to transmit the packet. */
ifq_deq_commit(&ifp->if_snd, m);
#if NBPFILTER > 0
if (ifp->if_bpf)
bpf_mtap(ifp->if_bpf, m, BPF_DIRECTION_OUT);
#endif
}
if (sc->sc_tx_prod != idx) {
sc->sc_tx_prod = idx;
/* Set a timeout in case the chip goes out to lunch. */
ifp->if_timer = 5;
}
}
int
dwxe_ioctl(struct ifnet *ifp, u_long cmd, caddr_t addr)
{
struct dwxe_softc *sc = ifp->if_softc;
struct ifreq *ifr = (struct ifreq *)addr;
int error = 0, s;
s = splnet();
switch (cmd) {
case SIOCSIFADDR:
ifp->if_flags |= IFF_UP;
/* FALLTHROUGH */
case SIOCSIFFLAGS:
if (ifp->if_flags & IFF_UP) {
if (ifp->if_flags & IFF_RUNNING)
error = ENETRESET;
else
dwxe_up(sc);
} else {
if (ifp->if_flags & IFF_RUNNING)
dwxe_down(sc);
}
break;
case SIOCGIFMEDIA:
case SIOCSIFMEDIA:
error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, cmd);
break;
case SIOCGIFRXR:
error = if_rxr_ioctl((struct if_rxrinfo *)ifr->ifr_data,
NULL, MCLBYTES, &sc->sc_rx_ring);
break;
default:
error = ether_ioctl(ifp, &sc->sc_ac, cmd, addr);
break;
}
if (error == ENETRESET) {
if (ifp->if_flags & IFF_RUNNING)
dwxe_iff(sc);
error = 0;
}
splx(s);
return (error);
}
void
dwxe_watchdog(struct ifnet *ifp)
{
printf("%s\n", __func__);
}
int
dwxe_media_change(struct ifnet *ifp)
{
struct dwxe_softc *sc = ifp->if_softc;
if (LIST_FIRST(&sc->sc_mii.mii_phys))
mii_mediachg(&sc->sc_mii);
return (0);
}
void
dwxe_media_status(struct ifnet *ifp, struct ifmediareq *ifmr)
{
struct dwxe_softc *sc = ifp->if_softc;
if (LIST_FIRST(&sc->sc_mii.mii_phys)) {
mii_pollstat(&sc->sc_mii);
ifmr->ifm_active = sc->sc_mii.mii_media_active;
ifmr->ifm_status = sc->sc_mii.mii_media_status;
}
}
int
dwxe_mii_readreg(struct device *self, int phy, int reg)
{
struct dwxe_softc *sc = (void *)self;
int n;
dwxe_write(sc, DWXE_MDIO_CMD,
sc->sc_clk << DWXE_MDIO_CMD_MDC_DIV_RATIO_M_SHIFT |
phy << DWXE_MDIO_CMD_PHY_ADDR_SHIFT |
reg << DWXE_MDIO_CMD_PHY_REG_SHIFT |
DWXE_MDIO_CMD_MII_BUSY);
for (n = 0; n < 1000; n++) {
if ((dwxe_read(sc, DWXE_MDIO_CMD) &
DWXE_MDIO_CMD_MII_BUSY) == 0)
return dwxe_read(sc, DWXE_MDIO_DATA);
delay(10);
}
printf("%s: mii_read timeout\n", sc->sc_dev.dv_xname);
return (0);
}
void
dwxe_mii_writereg(struct device *self, int phy, int reg, int val)
{
struct dwxe_softc *sc = (void *)self;
int n;
dwxe_write(sc, DWXE_MDIO_DATA, val);
dwxe_write(sc, DWXE_MDIO_CMD,
sc->sc_clk << DWXE_MDIO_CMD_MDC_DIV_RATIO_M_SHIFT |
phy << DWXE_MDIO_CMD_PHY_ADDR_SHIFT |
reg << DWXE_MDIO_CMD_PHY_REG_SHIFT |
DWXE_MDIO_CMD_MII_WRITE |
DWXE_MDIO_CMD_MII_BUSY);
for (n = 0; n < 1000; n++) {
if ((dwxe_read(sc, DWXE_MDIO_CMD) &
DWXE_MDIO_CMD_MII_BUSY) == 0)
return;
delay(10);
}
printf("%s: mii_write timeout\n", sc->sc_dev.dv_xname);
}
void
dwxe_mii_statchg(struct device *self)
{
struct dwxe_softc *sc = (void *)self;
uint32_t basicctrl;
basicctrl = dwxe_read(sc, DWXE_BASIC_CTL0);
basicctrl &= ~DWXE_BASIC_CTL0_SPEED_MASK;
switch (IFM_SUBTYPE(sc->sc_mii.mii_media_active)) {
case IFM_1000_SX:
case IFM_1000_LX:
case IFM_1000_CX:
case IFM_1000_T:
basicctrl &= ~DWXE_BASIC_CTL0_SPEED_MASK;
basicctrl |= DWXE_BASIC_CTL0_SPEED_1000;
sc->sc_link = 1;
break;
case IFM_100_TX:
basicctrl &= ~DWXE_BASIC_CTL0_SPEED_MASK;
basicctrl |= DWXE_BASIC_CTL0_SPEED_100;
sc->sc_link = 1;
break;
case IFM_10_T:
basicctrl |= DWXE_BASIC_CTL0_SPEED_10;
sc->sc_link = 1;
break;
default:
sc->sc_link = 0;
return;
}
if (sc->sc_link == 0)
return;
basicctrl &= ~DWXE_BASIC_CTL0_DUPLEX;
if ((sc->sc_mii.mii_media_active & IFM_GMASK) == IFM_FDX)
basicctrl |= DWXE_BASIC_CTL0_DUPLEX;
/* XXX: RX/TX flow control? */
dwxe_write(sc, DWXE_BASIC_CTL0, basicctrl);
}
void
dwxe_tick(void *arg)
{
struct dwxe_softc *sc = arg;
int s;
s = splnet();
mii_tick(&sc->sc_mii);
splx(s);
timeout_add_sec(&sc->sc_tick, 1);
}
void
dwxe_rxtick(void *arg)
{
struct dwxe_softc *sc = arg;
uint32_t ctl;
int s;
s = splnet();
ctl = dwxe_read(sc, DWXE_RX_CTL1);
dwxe_write(sc, DWXE_RX_CTL1, ctl & ~DWXE_RX_CTL1_RX_DMA_EN);
bus_dmamap_sync(sc->sc_dmat, DWXE_DMA_MAP(sc->sc_rxring),
0, DWXE_DMA_LEN(sc->sc_rxring),
BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
dwxe_write(sc, DWXE_RX_DESC_LIST, 0);
sc->sc_rx_prod = sc->sc_rx_cons = 0;
dwxe_fill_rx_ring(sc);
bus_dmamap_sync(sc->sc_dmat, DWXE_DMA_MAP(sc->sc_rxring),
0, DWXE_DMA_LEN(sc->sc_rxring),
BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
dwxe_write(sc, DWXE_RX_DESC_LIST, DWXE_DMA_DVA(sc->sc_rxring));
dwxe_write(sc, DWXE_RX_CTL1, ctl);
splx(s);
}
int
dwxe_intr(void *arg)
{
struct dwxe_softc *sc = arg;
uint32_t reg;
reg = dwxe_read(sc, DWXE_INT_STA);
dwxe_write(sc, DWXE_INT_STA, reg);
if (reg & DWXE_INT_STA_RX_INT)
dwxe_rx_proc(sc);
if (reg & DWXE_INT_STA_TX_INT ||
reg & DWXE_INT_STA_TX_BUF_UA_INT)
dwxe_tx_proc(sc);
return (1);
}
void
dwxe_tx_proc(struct dwxe_softc *sc)
{
struct ifnet *ifp = &sc->sc_ac.ac_if;
struct dwxe_desc *txd;
struct dwxe_buf *txb;
int idx;
bus_dmamap_sync(sc->sc_dmat, DWXE_DMA_MAP(sc->sc_txring), 0,
DWXE_DMA_LEN(sc->sc_txring),
BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
while (sc->sc_tx_cnt > 0) {
idx = sc->sc_tx_cons;
KASSERT(idx < DWXE_NTXDESC);
txd = &sc->sc_txdesc[idx];
if (txd->sd_status & DWXE_TX_DESC_CTL)
break;
txb = &sc->sc_txbuf[idx];
if (txb->tb_m) {
bus_dmamap_sync(sc->sc_dmat, txb->tb_map, 0,
txb->tb_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
bus_dmamap_unload(sc->sc_dmat, txb->tb_map);
m_freem(txb->tb_m);
txb->tb_m = NULL;
}
ifq_clr_oactive(&ifp->if_snd);
sc->sc_tx_cnt--;
if (sc->sc_tx_cons == (DWXE_NTXDESC - 1))
sc->sc_tx_cons = 0;
else
sc->sc_tx_cons++;
txd->sd_status = 0;
}
if (sc->sc_tx_cnt == 0)
ifp->if_timer = 0;
}
void
dwxe_rx_proc(struct dwxe_softc *sc)
{
struct ifnet *ifp = &sc->sc_ac.ac_if;
struct dwxe_desc *rxd;
struct dwxe_buf *rxb;
struct mbuf_list ml = MBUF_LIST_INITIALIZER();
struct mbuf *m;
int idx, len;
if ((ifp->if_flags & IFF_RUNNING) == 0)
return;
bus_dmamap_sync(sc->sc_dmat, DWXE_DMA_MAP(sc->sc_rxring), 0,
DWXE_DMA_LEN(sc->sc_rxring),
BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
while (if_rxr_inuse(&sc->sc_rx_ring) > 0) {
idx = sc->sc_rx_cons;
KASSERT(idx < DWXE_NRXDESC);
rxd = &sc->sc_rxdesc[idx];
if (rxd->sd_status & DWXE_RX_DESC_CTL)
break;
len = (rxd->sd_status >> DWXE_RX_FRM_LEN_SHIFT)
& DWXE_RX_FRM_LEN_MASK;
rxb = &sc->sc_rxbuf[idx];
KASSERT(rxb->tb_m);
bus_dmamap_sync(sc->sc_dmat, rxb->tb_map, 0,
len, BUS_DMASYNC_POSTREAD);
bus_dmamap_unload(sc->sc_dmat, rxb->tb_map);
/* Strip off CRC. */
len -= ETHER_CRC_LEN;
KASSERT(len > 0);
m = rxb->tb_m;
rxb->tb_m = NULL;
m->m_pkthdr.len = m->m_len = len;
ml_enqueue(&ml, m);
if_rxr_put(&sc->sc_rx_ring, 1);
if (sc->sc_rx_cons == (DWXE_NRXDESC - 1))
sc->sc_rx_cons = 0;
else
sc->sc_rx_cons++;
}
dwxe_fill_rx_ring(sc);
bus_dmamap_sync(sc->sc_dmat, DWXE_DMA_MAP(sc->sc_rxring), 0,
DWXE_DMA_LEN(sc->sc_rxring),
BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
if_input(ifp, &ml);
}
void
dwxe_up(struct dwxe_softc *sc)
{
struct ifnet *ifp = &sc->sc_ac.ac_if;
struct dwxe_buf *txb, *rxb;
int i;
/* Allocate Tx descriptor ring. */
sc->sc_txring = dwxe_dmamem_alloc(sc,
DWXE_NTXDESC * sizeof(struct dwxe_desc), 8);
sc->sc_txdesc = DWXE_DMA_KVA(sc->sc_txring);
sc->sc_txbuf = malloc(sizeof(struct dwxe_buf) * DWXE_NTXDESC,
M_DEVBUF, M_WAITOK);
for (i = 0; i < DWXE_NTXDESC; i++) {
txb = &sc->sc_txbuf[i];
bus_dmamap_create(sc->sc_dmat, MCLBYTES, DWXE_NTXSEGS,
MCLBYTES, 0, BUS_DMA_WAITOK, &txb->tb_map);
txb->tb_m = NULL;
sc->sc_txdesc[i].sd_next =
DWXE_DMA_DVA(sc->sc_txring) +
((i+1) % DWXE_NTXDESC) * sizeof(struct dwxe_desc);
}
bus_dmamap_sync(sc->sc_dmat, DWXE_DMA_MAP(sc->sc_txring),
0, DWXE_DMA_LEN(sc->sc_txring), BUS_DMASYNC_PREWRITE);
sc->sc_tx_prod = sc->sc_tx_cons = 0;
sc->sc_tx_cnt = 0;
dwxe_write(sc, DWXE_TX_DESC_LIST, DWXE_DMA_DVA(sc->sc_txring));
/* Allocate descriptor ring. */
sc->sc_rxring = dwxe_dmamem_alloc(sc,
DWXE_NRXDESC * sizeof(struct dwxe_desc), 8);
sc->sc_rxdesc = DWXE_DMA_KVA(sc->sc_rxring);
sc->sc_rxbuf = malloc(sizeof(struct dwxe_buf) * DWXE_NRXDESC,
M_DEVBUF, M_WAITOK);
for (i = 0; i < DWXE_NRXDESC; i++) {
rxb = &sc->sc_rxbuf[i];
bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
MCLBYTES, 0, BUS_DMA_WAITOK, &rxb->tb_map);
rxb->tb_m = NULL;
sc->sc_rxdesc[i].sd_next =
DWXE_DMA_DVA(sc->sc_rxring) +
((i+1) % DWXE_NRXDESC) * sizeof(struct dwxe_desc);
}
if_rxr_init(&sc->sc_rx_ring, 2, DWXE_NRXDESC);
sc->sc_rx_prod = sc->sc_rx_cons = 0;
dwxe_fill_rx_ring(sc);
bus_dmamap_sync(sc->sc_dmat, DWXE_DMA_MAP(sc->sc_rxring),
0, DWXE_DMA_LEN(sc->sc_rxring),
BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
dwxe_write(sc, DWXE_RX_DESC_LIST, DWXE_DMA_DVA(sc->sc_rxring));
dwxe_lladdr_write(sc);
//dwxe_write(sc, DWXE_BASIC_CTL1, DWXE_BASIC_CTL1_SOFT_RST);
/* Configure media. */
if (LIST_FIRST(&sc->sc_mii.mii_phys))
mii_mediachg(&sc->sc_mii);
/* Program promiscuous mode and multicast filters. */
dwxe_iff(sc);
ifp->if_flags |= IFF_RUNNING;
ifq_clr_oactive(&ifp->if_snd);
dwxe_write(sc, DWXE_INT_EN, DWXE_INT_EN_RX_INT |
DWXE_INT_EN_TX_INT | DWXE_INT_EN_TX_BUF_UA_INT);
dwxe_write(sc, DWXE_TX_CTL1, dwxe_read(sc, DWXE_TX_CTL1) |
DWXE_TX_CTL1_TX_MD | DWXE_TX_CTL1_TX_NEXT_FRM |
DWXE_TX_CTL1_TX_DMA_EN);
dwxe_write(sc, DWXE_RX_CTL1, dwxe_read(sc, DWXE_RX_CTL1) |
DWXE_RX_CTL1_RX_MD | DWXE_RX_CTL1_RX_DMA_EN);
dwxe_write(sc, DWXE_TX_CTL0, dwxe_read(sc, DWXE_TX_CTL0) |
DWXE_TX_CTL0_TX_TRANSMITTER_EN);
dwxe_write(sc, DWXE_RX_CTL0, dwxe_read(sc, DWXE_RX_CTL0) |
DWXE_RX_CTL0_RX_RECEIVER_EN | DWXE_RX_CTL0_RX_DO_CRC);
timeout_add_sec(&sc->sc_tick, 1);
}
void
dwxe_down(struct dwxe_softc *sc)
{
struct ifnet *ifp = &sc->sc_ac.ac_if;
struct dwxe_buf *txb, *rxb;
uint32_t dmactrl;
int i;
timeout_del(&sc->sc_rxto);
timeout_del(&sc->sc_tick);
ifp->if_flags &= ~IFF_RUNNING;
ifq_clr_oactive(&ifp->if_snd);
ifp->if_timer = 0;
dwxe_stop_dma(sc);
dwxe_write(sc, DWXE_TX_CTL0, dwxe_read(sc,
DWXE_TX_CTL0) & ~DWXE_TX_CTL0_TX_TRANSMITTER_EN);
dwxe_write(sc, DWXE_RX_CTL0, dwxe_read(sc,
DWXE_RX_CTL0) & ~DWXE_RX_CTL0_RX_RECEIVER_EN);
dmactrl = dwxe_read(sc, DWXE_TX_CTL1);
dmactrl &= ~DWXE_TX_CTL1_TX_DMA_EN;
dwxe_write(sc, DWXE_TX_CTL1, dmactrl);
dmactrl = dwxe_read(sc, DWXE_RX_CTL1);
dmactrl &= ~DWXE_RX_CTL1_RX_DMA_EN;
dwxe_write(sc, DWXE_RX_CTL1, dmactrl);
dwxe_write(sc, DWXE_INT_EN, 0);
for (i = 0; i < DWXE_NTXDESC; i++) {
txb = &sc->sc_txbuf[i];
if (txb->tb_m) {
bus_dmamap_sync(sc->sc_dmat, txb->tb_map, 0,
txb->tb_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
bus_dmamap_unload(sc->sc_dmat, txb->tb_map);
m_freem(txb->tb_m);
}
bus_dmamap_destroy(sc->sc_dmat, txb->tb_map);
}
dwxe_dmamem_free(sc, sc->sc_txring);
free(sc->sc_txbuf, M_DEVBUF, 0);
for (i = 0; i < DWXE_NRXDESC; i++) {
rxb = &sc->sc_rxbuf[i];
if (rxb->tb_m) {
bus_dmamap_sync(sc->sc_dmat, rxb->tb_map, 0,
rxb->tb_map->dm_mapsize, BUS_DMASYNC_POSTREAD);
bus_dmamap_unload(sc->sc_dmat, rxb->tb_map);
m_freem(rxb->tb_m);
}
bus_dmamap_destroy(sc->sc_dmat, rxb->tb_map);
}
dwxe_dmamem_free(sc, sc->sc_rxring);
free(sc->sc_rxbuf, M_DEVBUF, 0);
}
/* Bit Reversal - http://aggregate.org/MAGIC/#Bit%20Reversal */
static uint32_t
bitrev32(uint32_t x)
{
x = (((x & 0xaaaaaaaa) >> 1) | ((x & 0x55555555) << 1));
x = (((x & 0xcccccccc) >> 2) | ((x & 0x33333333) << 2));
x = (((x & 0xf0f0f0f0) >> 4) | ((x & 0x0f0f0f0f) << 4));
x = (((x & 0xff00ff00) >> 8) | ((x & 0x00ff00ff) << 8));
return (x >> 16) | (x << 16);
}
void
dwxe_iff(struct dwxe_softc *sc)
{
struct arpcom *ac = &sc->sc_ac;
struct ifnet *ifp = &sc->sc_ac.ac_if;
struct ether_multi *enm;
struct ether_multistep step;
uint32_t crc, hash[2], hashbit, hashreg;
uint32_t reg;
reg = 0;
ifp->if_flags &= ~IFF_ALLMULTI;
if (ifp->if_flags & IFF_PROMISC || ac->ac_multirangecnt > 0) {
ifp->if_flags |= IFF_ALLMULTI;
reg |= DWXE_RX_FRM_FLT_RX_ALL_MULTICAST;
if (ifp->if_flags & IFF_PROMISC)
reg |= DWXE_RX_FRM_FLT_DIS_ADDR_FILTER;
bzero(hash, sizeof(hash));
} else {
reg |= DWXE_RX_FRM_FLT_HASH_MULTICAST;
ETHER_FIRST_MULTI(step, ac, enm);
while (enm != NULL) {
crc = ether_crc32_le(enm->enm_addrlo,
ETHER_ADDR_LEN) & 0x7f;
crc = bitrev32(~crc) >> 26;
hashreg = (crc >> 5);
hashbit = (crc & 0x1f);
hash[hashreg] |= (1 << hashbit);
ETHER_NEXT_MULTI(step, enm);
}
}
dwxe_lladdr_write(sc);
dwxe_write(sc, DWXE_RX_HASH0, hash[1]);
dwxe_write(sc, DWXE_RX_HASH1, hash[0]);
dwxe_write(sc, DWXE_RX_FRM_FLT, reg);
}
int
dwxe_encap(struct dwxe_softc *sc, struct mbuf *m, int *idx)
{
struct dwxe_desc *txd, *txd_start;
bus_dmamap_t map;
int cur, frag, i;
cur = frag = *idx;
map = sc->sc_txbuf[cur].tb_map;
if (bus_dmamap_load_mbuf(sc->sc_dmat, map, m, BUS_DMA_NOWAIT)) {
if (m_defrag(m, M_DONTWAIT))
return (EFBIG);
if (bus_dmamap_load_mbuf(sc->sc_dmat, map, m, BUS_DMA_NOWAIT))
return (EFBIG);
}
if (map->dm_nsegs > (DWXE_NTXDESC - sc->sc_tx_cnt - 2)) {
bus_dmamap_unload(sc->sc_dmat, map);
return (ENOBUFS);
}
/* Sync the DMA map. */
bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
BUS_DMASYNC_PREWRITE);
txd = txd_start = &sc->sc_txdesc[frag];
for (i = 0; i < map->dm_nsegs; i++) {
txd->sd_addr = map->dm_segs[i].ds_addr;
txd->sd_len = map->dm_segs[i].ds_len;
if (i == 0)
txd->sd_len |= DWXE_TX_FIR_DESC;
if (i == (map->dm_nsegs - 1))
txd->sd_len |= DWXE_TX_LAST_DESC | DWXE_TX_INT_CTL;
if (i != 0)
txd->sd_status = DWXE_TX_DESC_CTL;
bus_dmamap_sync(sc->sc_dmat, DWXE_DMA_MAP(sc->sc_txring),
frag * sizeof(*txd), sizeof(*txd), BUS_DMASYNC_PREWRITE);
cur = frag;
if (frag == (DWXE_NTXDESC - 1)) {
txd = &sc->sc_txdesc[0];
frag = 0;
} else {
txd++;
frag++;
}
KASSERT(frag != sc->sc_tx_cons);
}
txd_start->sd_status = DWXE_TX_DESC_CTL;
bus_dmamap_sync(sc->sc_dmat, DWXE_DMA_MAP(sc->sc_txring),
*idx * sizeof(*txd), sizeof(*txd), BUS_DMASYNC_PREWRITE);
dwxe_write(sc, DWXE_TX_CTL1, dwxe_read(sc,
DWXE_TX_CTL1) | DWXE_TX_CTL1_TX_DMA_START);
KASSERT(sc->sc_txbuf[cur].tb_m == NULL);
sc->sc_txbuf[*idx].tb_map = sc->sc_txbuf[cur].tb_map;
sc->sc_txbuf[cur].tb_map = map;
sc->sc_txbuf[cur].tb_m = m;
sc->sc_tx_cnt += map->dm_nsegs;
*idx = frag;
return (0);
}
void
dwxe_reset(struct dwxe_softc *sc)
{
int n;
dwxe_stop_dma(sc);
dwxe_write(sc, DWXE_BASIC_CTL1, DWXE_BASIC_CTL1_SOFT_RST);
for (n = 0; n < 1000; n++) {
if ((dwxe_read(sc, DWXE_BASIC_CTL1) &
DWXE_BASIC_CTL1_SOFT_RST) == 0)
return
delay(10);
}
printf("%s: reset timeout\n", sc->sc_dev.dv_xname);
}
void
dwxe_stop_dma(struct dwxe_softc *sc)
{
uint32_t dmactrl;
/* Stop DMA. */
dmactrl = dwxe_read(sc, DWXE_TX_CTL1);
dmactrl &= ~DWXE_TX_CTL1_TX_DMA_EN;
dmactrl |= DWXE_TX_CTL1_TX_FIFO_FLUSH;
dwxe_write(sc, DWXE_TX_CTL1, dmactrl);
}
struct dwxe_dmamem *
dwxe_dmamem_alloc(struct dwxe_softc *sc, bus_size_t size, bus_size_t align)
{
struct dwxe_dmamem *tdm;
int nsegs;
tdm = malloc(sizeof(*tdm), M_DEVBUF, M_WAITOK | M_ZERO);
tdm->tdm_size = size;
if (bus_dmamap_create(sc->sc_dmat, size, 1, size, 0,
BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW, &tdm->tdm_map) != 0)
goto tdmfree;
if (bus_dmamem_alloc(sc->sc_dmat, size, align, 0, &tdm->tdm_seg, 1,
&nsegs, BUS_DMA_WAITOK) != 0)
goto destroy;
if (bus_dmamem_map(sc->sc_dmat, &tdm->tdm_seg, nsegs, size,
&tdm->tdm_kva, BUS_DMA_WAITOK | BUS_DMA_COHERENT) != 0)
goto free;
if (bus_dmamap_load(sc->sc_dmat, tdm->tdm_map, tdm->tdm_kva, size,
NULL, BUS_DMA_WAITOK) != 0)
goto unmap;
bzero(tdm->tdm_kva, size);
return (tdm);
unmap:
bus_dmamem_unmap(sc->sc_dmat, tdm->tdm_kva, size);
free:
bus_dmamem_free(sc->sc_dmat, &tdm->tdm_seg, 1);
destroy:
bus_dmamap_destroy(sc->sc_dmat, tdm->tdm_map);
tdmfree:
free(tdm, M_DEVBUF, 0);
return (NULL);
}
void
dwxe_dmamem_free(struct dwxe_softc *sc, struct dwxe_dmamem *tdm)
{
bus_dmamem_unmap(sc->sc_dmat, tdm->tdm_kva, tdm->tdm_size);
bus_dmamem_free(sc->sc_dmat, &tdm->tdm_seg, 1);
bus_dmamap_destroy(sc->sc_dmat, tdm->tdm_map);
free(tdm, M_DEVBUF, 0);
}
struct mbuf *
dwxe_alloc_mbuf(struct dwxe_softc *sc, bus_dmamap_t map)
{
struct mbuf *m = NULL;
m = MCLGETI(NULL, M_DONTWAIT, NULL, MCLBYTES);
if (!m)
return (NULL);
m->m_len = m->m_pkthdr.len = MCLBYTES;
m_adj(m, ETHER_ALIGN);
if (bus_dmamap_load_mbuf(sc->sc_dmat, map, m, BUS_DMA_NOWAIT) != 0) {
printf("%s: could not load mbuf DMA map", DEVNAME(sc));
m_freem(m);
return (NULL);
}
bus_dmamap_sync(sc->sc_dmat, map, 0,
m->m_pkthdr.len, BUS_DMASYNC_PREREAD);
return (m);
}
void
dwxe_fill_rx_ring(struct dwxe_softc *sc)
{
struct dwxe_desc *rxd;
struct dwxe_buf *rxb;
u_int slots;
for (slots = if_rxr_get(&sc->sc_rx_ring, DWXE_NRXDESC);
slots > 0; slots--) {
rxb = &sc->sc_rxbuf[sc->sc_rx_prod];
rxb->tb_m = dwxe_alloc_mbuf(sc, rxb->tb_map);
if (rxb->tb_m == NULL)
break;
rxd = &sc->sc_rxdesc[sc->sc_rx_prod];
rxd->sd_len = rxb->tb_map->dm_segs[0].ds_len - 1;
rxd->sd_addr = rxb->tb_map->dm_segs[0].ds_addr;
rxd->sd_status = DWXE_RX_DESC_CTL;
if (sc->sc_rx_prod == (DWXE_NRXDESC - 1))
sc->sc_rx_prod = 0;
else
sc->sc_rx_prod++;
}
if_rxr_put(&sc->sc_rx_ring, slots);
if (if_rxr_inuse(&sc->sc_rx_ring) == 0)
timeout_add(&sc->sc_rxto, 1);
}
|