1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
|
/* $OpenBSD: agp_amd.c,v 1.13 2009/05/10 16:57:44 oga Exp $ */
/* $NetBSD: agp_amd.c,v 1.6 2001/10/06 02:48:50 thorpej Exp $ */
/*-
* Copyright (c) 2000 Doug Rabson
* All rights reserved.
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions
* are met:
* 1. Redistributions of source code must retain the above copyright
* notice, this list of conditions and the following disclaimer.
* 2. Redistributions in binary form must reproduce the above copyright
* notice, this list of conditions and the following disclaimer in the
* documentation and/or other materials provided with the distribution.
*
* THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
* ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
* SUCH DAMAGE.
*
* $FreeBSD: src/sys/pci/agp_amd.c,v 1.6 2001/07/05 21:28:46 jhb Exp $
*/
#include <sys/param.h>
#include <sys/systm.h>
#include <sys/malloc.h>
#include <sys/kernel.h>
#include <sys/lock.h>
#include <sys/proc.h>
#include <sys/conf.h>
#include <sys/device.h>
#include <sys/agpio.h>
#include <dev/pci/pcivar.h>
#include <dev/pci/pcireg.h>
#include <dev/pci/vga_pcivar.h>
#include <dev/pci/agpvar.h>
#include <dev/pci/agpreg.h>
#include <dev/pci/pcidevs.h>
#define READ2(off) bus_space_read_2(asc->iot, asc->ioh, off)
#define READ4(off) bus_space_read_4(asc->iot, asc->ioh, off)
#define WRITE2(off,v) bus_space_write_2(asc->iot, asc->ioh, off, v)
#define WRITE4(off,v) bus_space_write_4(asc->iot, asc->ioh, off, v)
struct agp_amd_gatt {
bus_dmamap_t ag_dmamap;
bus_dma_segment_t ag_dmaseg;
int ag_nseg;
u_int32_t ag_entries;
u_int32_t *ag_vdir; /* virtual address of page dir */
bus_addr_t ag_pdir; /* bus address of page dir */
u_int32_t *ag_virtual; /* virtual address of gatt */
bus_addr_t ag_physical; /* bus address of gatt */
size_t ag_size;
};
struct agp_amd_softc {
struct device dev;
struct agp_softc *agpdev;
struct agp_amd_gatt *gatt;
pci_chipset_tag_t asc_pc;
pcitag_t asc_tag;
bus_space_handle_t ioh;
bus_space_tag_t iot;
bus_addr_t asc_apaddr;
bus_size_t asc_apsize;
};
void agp_amd_attach(struct device *, struct device *, void *);
int agp_amd_probe(struct device *, void *, void *);
bus_size_t agp_amd_get_aperture(void *);
struct agp_amd_gatt *agp_amd_alloc_gatt(bus_dma_tag_t, bus_size_t);
int agp_amd_set_aperture(void *, bus_size_t);
void agp_amd_bind_page(void *, bus_size_t, paddr_t, int);
void agp_amd_unbind_page(void *, bus_size_t);
void agp_amd_flush_tlb(void *);
struct cfattach amdagp_ca = {
sizeof(struct agp_amd_softc), agp_amd_probe, agp_amd_attach
};
struct cfdriver amdagp_cd = {
NULL, "amdagp", DV_DULL
};
const struct agp_methods agp_amd_methods = {
agp_amd_bind_page,
agp_amd_unbind_page,
agp_amd_flush_tlb,
};
struct agp_amd_gatt *
agp_amd_alloc_gatt(bus_dma_tag_t dmat, bus_size_t apsize)
{
bus_size_t entries = apsize >> AGP_PAGE_SHIFT;
struct agp_amd_gatt *gatt;
int i, npages;
caddr_t vdir;
gatt = malloc(sizeof(struct agp_amd_gatt), M_AGP, M_NOWAIT);
if (!gatt)
return (0);
gatt->ag_size = AGP_PAGE_SIZE + entries * sizeof(u_int32_t);
if (agp_alloc_dmamem(dmat, gatt->ag_size, &gatt->ag_dmamap,
&gatt->ag_pdir, &gatt->ag_dmaseg) != 0) {
printf("failed to allocate GATT\n");
free(gatt, M_AGP);
return (NULL);
}
if (bus_dmamem_map(dmat, &gatt->ag_dmaseg, 1, gatt->ag_size,
&vdir, BUS_DMA_NOWAIT) != 0) {
printf("failed to map GATT\n");
agp_free_dmamem(dmat, gatt->ag_size, gatt->ag_dmamap,
&gatt->ag_dmaseg);
free(gatt, M_AGP);
return (NULL);
}
gatt->ag_vdir = (u_int32_t *)vdir;
gatt->ag_entries = entries;
gatt->ag_virtual = (u_int32_t *)(vdir + AGP_PAGE_SIZE);
gatt->ag_physical = gatt->ag_pdir + AGP_PAGE_SIZE;
gatt->ag_size = AGP_PAGE_SIZE + entries * sizeof(u_int32_t);
/*
* Map the pages of the GATT into the page directory.
*/
npages = ((entries * sizeof(u_int32_t) + AGP_PAGE_SIZE - 1)
>> AGP_PAGE_SHIFT);
for (i = 0; i < npages; i++)
gatt->ag_vdir[i] = (gatt->ag_physical + i * AGP_PAGE_SIZE) | 1;
/*
* Make sure the chipset can see everything.
*/
agp_flush_cache();
return (gatt);
}
#if 0
void
agp_amd_free_gatt(bus_dma_tag_t dmat, struct agp_amd_gatt *gatt)
{
bus_dmamem_unmap(dmat, gatt->ag_virtual, gatt->ag_size);
agp_free_dmamem(dmat, gatt->ag_size,
gatt->ag_dmamap, (caddr_t)gatt->ag_virtual, &gatt->ag_dmaseg,
gatt->ag_nseg);
free(gatt, M_AGP);
}
#endif
int
agp_amd_probe(struct device *parent, void *match, void *aux)
{
struct agp_attach_args *aa = aux;
struct pci_attach_args *pa = aa->aa_pa;
/* Must be a pchb */
if (agpbus_probe(aa) == 1 && PCI_VENDOR(pa->pa_id) == PCI_VENDOR_AMD &&
(PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_AMD_SC751_SC ||
PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_AMD_761_PCHB ||
PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_AMD_762_PCHB))
return (1);
return (0);
}
void
agp_amd_attach(struct device *parent, struct device *self, void *aux)
{
struct agp_amd_softc *asc = (struct agp_amd_softc *)self;
struct agp_attach_args *aa = aux;
struct pci_attach_args *pa = aa->aa_pa;
struct agp_amd_gatt *gatt;
pcireg_t reg;
int error;
asc->asc_pc = pa->pa_pc;
asc->asc_tag = pa->pa_tag;
if (pci_mapreg_info(pa->pa_pc, pa->pa_tag, AGP_APBASE,
PCI_MAPREG_TYPE_MEM, &asc->asc_apaddr, NULL, NULL) != 0) {
printf(": can't get aperture info\n");
return;
}
error = pci_mapreg_map(pa, AGP_AMD751_REGISTERS,
PCI_MAPREG_TYPE_MEM, 0, &asc->iot, &asc->ioh, NULL, NULL, 0);
if (error != 0) {
printf("can't map AGP registers\n");
return;
}
asc->asc_apsize = agp_amd_get_aperture(asc);
for (;;) {
gatt = agp_amd_alloc_gatt(pa->pa_dmat, asc->asc_apsize);
if (gatt != NULL)
break;
/*
* almost certainly error allocating contigious dma memory
* so reduce aperture so that the gatt size reduces.
*/
asc->asc_apsize /= 2;
if (agp_amd_set_aperture(asc, asc->asc_apsize)) {
printf(": failed to set aperture\n");
return;
}
}
asc->gatt = gatt;
/* Install the gatt. */
WRITE4(AGP_AMD751_ATTBASE, gatt->ag_physical);
/* Enable synchronisation between host and agp. */
reg = pci_conf_read(asc->asc_pc, asc->asc_tag, AGP_AMD751_MODECTRL);
reg &= ~0x00ff00ff;
reg |= (AGP_AMD751_MODECTRL_SYNEN) | (AGP_AMD751_MODECTRL2_GPDCE << 16);
pci_conf_write(asc->asc_pc, asc->asc_tag, AGP_AMD751_MODECTRL, reg);
/* Enable the TLB and flush */
WRITE2(AGP_AMD751_STATUS,
READ2(AGP_AMD751_STATUS) | AGP_AMD751_STATUS_GCE);
agp_amd_flush_tlb(asc);
asc->agpdev = (struct agp_softc *)agp_attach_bus(pa, &agp_amd_methods,
asc->asc_apaddr, asc->asc_apsize, &asc->dev);
return;
}
#if 0
int
agp_amd_detach(void *sc)
{
struct agp_amd_softc *asc = sc;
pcireg_t reg;
/* Disable the TLB.. */
WRITE2(AGP_AMD751_STATUS,
READ2(AGP_AMD751_STATUS) & ~AGP_AMD751_STATUS_GCE);
/* Disable host-agp sync */
reg = pci_conf_read(asc->asc_pc, asc->asc_tag, AGP_AMD751_MODECTRL);
reg &= 0xffffff00;
pci_conf_write(asc->asc_pc, asc->asc_pcitag, AGP_AMD751_MODECTRL, reg);
/* Clear the GATT base */
WRITE4(AGP_AMD751_ATTBASE, 0);
/* Put the aperture back the way it started. */
agp_amd_set_aperture(asc, asc->initial_aperture);
agp_amd_free_gatt(asc, asc->gatt);
/* XXXfvdl no pci_mapreg_unmap */
return (0);
}
#endif
bus_size_t
agp_amd_get_aperture(void *sc)
{
struct agp_amd_softc *asc = sc;
int vas;
vas = (pci_conf_read(asc->asc_pc, asc->asc_tag,
AGP_AMD751_APCTRL) & 0x06);
vas >>= 1;
/*
* The aperture size is equal to 32M<<vas.
*/
return ((32 * 1024 * 1024) << vas);
}
int
agp_amd_set_aperture(void *sc, bus_size_t aperture)
{
struct agp_amd_softc *asc = sc;
int vas;
pcireg_t reg;
/*
* Check for a power of two and make sure its within the
* programmable range.
*/
if (aperture & (aperture - 1)
|| aperture < 32*1024*1024
|| aperture > 2U*1024*1024*1024)
return (EINVAL);
vas = ffs(aperture / 32*1024*1024) - 1;
reg = pci_conf_read(asc->asc_pc, asc->asc_tag, AGP_AMD751_APCTRL);
reg = (reg & ~0x06) | (vas << 1);
pci_conf_write(asc->asc_pc, asc->asc_tag, AGP_AMD751_APCTRL, reg);
return (0);
}
void
agp_amd_bind_page(void *sc, bus_size_t offset, paddr_t physical, int flags)
{
struct agp_amd_softc *asc = sc;
asc->gatt->ag_virtual[(offset - asc->asc_apaddr) >> AGP_PAGE_SHIFT] =
physical | 1;
}
void
agp_amd_unbind_page(void *sc, bus_size_t offset)
{
struct agp_amd_softc *asc = sc;
asc->gatt->ag_virtual[(offset - asc->asc_apaddr) >> AGP_PAGE_SHIFT] = 0;
}
void
agp_amd_flush_tlb(void *sc)
{
struct agp_amd_softc *asc = sc;
/* Set the cache invalidate bit and wait for the chipset to clear */
WRITE4(AGP_AMD751_TLBCTRL, 1);
do {
DELAY(1);
} while (READ4(AGP_AMD751_TLBCTRL));
}
|