summaryrefslogtreecommitdiff
path: root/sys/dev/pci/if_icereg.h
blob: 5bc2699aaafe2f28d09bc5560b53cc3abdde5840 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
2273
2274
2275
2276
2277
2278
2279
2280
2281
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291
2292
2293
2294
2295
2296
2297
2298
2299
2300
2301
2302
2303
2304
2305
2306
2307
2308
2309
2310
2311
2312
2313
2314
2315
2316
2317
2318
2319
2320
2321
2322
2323
2324
2325
2326
2327
2328
2329
2330
2331
2332
2333
2334
2335
2336
2337
2338
2339
2340
2341
2342
2343
2344
2345
2346
2347
2348
2349
2350
2351
2352
2353
2354
2355
2356
2357
2358
2359
2360
2361
2362
2363
2364
2365
2366
2367
2368
2369
2370
2371
2372
2373
2374
2375
2376
2377
2378
2379
2380
2381
2382
2383
2384
2385
2386
2387
2388
2389
2390
2391
2392
2393
2394
2395
2396
2397
2398
2399
2400
2401
2402
2403
2404
2405
2406
2407
2408
2409
2410
2411
2412
2413
2414
2415
2416
2417
2418
2419
2420
2421
2422
2423
2424
2425
2426
2427
2428
2429
2430
2431
2432
2433
2434
2435
2436
2437
2438
2439
2440
2441
2442
2443
2444
2445
2446
2447
2448
2449
2450
2451
2452
2453
2454
2455
2456
2457
2458
2459
2460
2461
2462
2463
2464
2465
2466
2467
2468
2469
2470
2471
2472
2473
2474
2475
2476
2477
2478
2479
2480
2481
2482
2483
2484
2485
2486
2487
2488
2489
2490
2491
2492
2493
2494
2495
2496
2497
2498
2499
2500
2501
2502
2503
2504
2505
2506
2507
2508
2509
2510
2511
2512
2513
2514
2515
2516
2517
2518
2519
2520
2521
2522
2523
2524
2525
2526
2527
2528
2529
2530
2531
2532
2533
2534
2535
2536
2537
2538
2539
2540
2541
2542
2543
2544
2545
2546
2547
2548
2549
2550
2551
2552
2553
2554
2555
2556
2557
2558
2559
2560
2561
2562
2563
2564
2565
2566
2567
2568
2569
2570
2571
2572
2573
2574
2575
2576
2577
2578
2579
2580
2581
2582
2583
2584
2585
2586
2587
2588
2589
2590
2591
2592
2593
2594
2595
2596
2597
2598
2599
2600
2601
2602
2603
2604
2605
2606
2607
2608
2609
2610
2611
2612
2613
2614
2615
2616
2617
2618
2619
2620
2621
2622
2623
2624
2625
2626
2627
2628
2629
2630
2631
2632
2633
2634
2635
2636
2637
2638
2639
2640
2641
2642
2643
2644
2645
2646
2647
2648
2649
2650
2651
2652
2653
2654
2655
2656
2657
2658
2659
2660
2661
2662
2663
2664
2665
2666
2667
2668
2669
2670
2671
2672
2673
2674
2675
2676
2677
2678
2679
2680
2681
2682
2683
2684
2685
2686
2687
2688
2689
2690
2691
2692
2693
2694
2695
2696
2697
2698
2699
2700
2701
2702
2703
2704
2705
2706
2707
2708
2709
2710
2711
2712
2713
2714
2715
2716
2717
2718
2719
2720
2721
2722
2723
2724
2725
2726
2727
2728
2729
2730
2731
2732
2733
2734
2735
2736
2737
2738
2739
2740
2741
2742
2743
2744
2745
2746
2747
2748
2749
2750
2751
2752
2753
2754
2755
2756
2757
2758
2759
2760
2761
2762
2763
2764
2765
2766
2767
2768
2769
2770
2771
2772
2773
2774
2775
2776
2777
2778
2779
2780
2781
2782
2783
2784
2785
2786
2787
2788
2789
2790
2791
2792
2793
2794
2795
2796
2797
2798
2799
2800
2801
2802
2803
2804
2805
2806
2807
2808
2809
2810
2811
2812
2813
2814
2815
2816
2817
2818
2819
2820
2821
2822
2823
2824
2825
2826
2827
2828
2829
2830
2831
2832
2833
2834
2835
2836
2837
2838
2839
2840
2841
2842
2843
2844
2845
2846
2847
2848
2849
2850
2851
2852
2853
2854
2855
2856
2857
2858
2859
2860
2861
2862
2863
2864
2865
2866
2867
2868
2869
2870
2871
2872
2873
2874
2875
2876
2877
2878
2879
2880
2881
2882
2883
2884
2885
2886
2887
2888
2889
2890
2891
2892
2893
2894
2895
2896
2897
2898
2899
2900
2901
2902
2903
2904
2905
2906
2907
2908
2909
2910
2911
2912
2913
2914
2915
2916
2917
2918
2919
2920
2921
2922
2923
2924
2925
2926
2927
2928
2929
2930
2931
2932
2933
2934
2935
2936
2937
2938
2939
2940
2941
2942
2943
2944
2945
2946
2947
2948
2949
2950
2951
2952
2953
2954
2955
2956
2957
2958
2959
2960
2961
2962
2963
2964
2965
2966
2967
2968
2969
2970
2971
2972
2973
2974
2975
2976
2977
2978
2979
2980
2981
2982
2983
2984
2985
2986
2987
2988
2989
2990
2991
2992
2993
2994
2995
2996
2997
2998
2999
3000
3001
3002
3003
3004
3005
3006
3007
3008
3009
3010
3011
3012
3013
3014
3015
3016
3017
3018
3019
3020
3021
3022
3023
3024
3025
3026
3027
3028
3029
3030
3031
3032
3033
3034
3035
3036
3037
3038
3039
3040
3041
3042
3043
3044
3045
3046
3047
3048
3049
3050
3051
3052
3053
3054
3055
3056
3057
3058
3059
3060
3061
3062
3063
3064
3065
3066
3067
3068
3069
3070
3071
3072
3073
3074
3075
3076
3077
3078
3079
3080
3081
3082
3083
3084
3085
3086
3087
3088
3089
3090
3091
3092
3093
3094
3095
3096
3097
3098
3099
3100
3101
3102
3103
3104
3105
3106
3107
3108
3109
3110
3111
3112
3113
3114
3115
3116
3117
3118
3119
3120
3121
3122
3123
3124
3125
3126
3127
3128
3129
3130
3131
3132
3133
3134
3135
3136
3137
3138
3139
3140
3141
3142
3143
3144
3145
3146
3147
3148
3149
3150
3151
3152
3153
3154
3155
3156
3157
3158
3159
3160
3161
3162
3163
3164
3165
3166
3167
3168
3169
3170
3171
3172
3173
3174
3175
3176
3177
3178
3179
3180
3181
3182
3183
3184
3185
3186
3187
3188
3189
3190
3191
3192
3193
3194
3195
3196
3197
3198
3199
3200
3201
3202
3203
3204
3205
3206
3207
3208
3209
3210
3211
3212
3213
3214
3215
3216
3217
3218
3219
3220
3221
3222
3223
3224
3225
3226
3227
3228
3229
3230
3231
3232
3233
3234
3235
3236
3237
3238
3239
3240
3241
3242
3243
3244
3245
3246
3247
3248
3249
3250
3251
3252
3253
3254
3255
3256
3257
3258
3259
3260
3261
3262
3263
3264
3265
3266
3267
3268
3269
3270
3271
3272
3273
3274
3275
3276
3277
3278
3279
3280
3281
3282
3283
3284
3285
3286
3287
3288
3289
3290
3291
3292
3293
3294
3295
3296
3297
3298
3299
3300
3301
3302
3303
3304
3305
3306
3307
3308
3309
3310
3311
3312
3313
3314
3315
3316
3317
3318
3319
3320
3321
3322
3323
3324
3325
3326
3327
3328
3329
3330
3331
3332
3333
3334
3335
3336
3337
3338
3339
3340
3341
3342
3343
3344
3345
3346
3347
3348
3349
3350
3351
3352
3353
3354
3355
3356
3357
3358
3359
3360
3361
3362
3363
3364
3365
3366
3367
3368
3369
3370
3371
3372
3373
3374
3375
3376
3377
3378
3379
3380
3381
3382
3383
3384
3385
3386
3387
3388
3389
3390
3391
3392
3393
3394
3395
3396
3397
3398
3399
3400
3401
3402
3403
3404
3405
3406
3407
3408
3409
3410
3411
3412
3413
3414
3415
3416
3417
3418
3419
3420
3421
3422
3423
3424
3425
3426
3427
3428
3429
3430
3431
3432
3433
3434
3435
3436
3437
3438
3439
3440
3441
3442
3443
3444
3445
3446
3447
3448
3449
3450
3451
3452
3453
3454
3455
3456
3457
3458
3459
3460
3461
3462
3463
3464
3465
3466
3467
3468
3469
3470
3471
3472
3473
3474
3475
3476
3477
3478
3479
3480
3481
3482
3483
3484
3485
3486
3487
3488
3489
3490
3491
3492
3493
3494
3495
3496
3497
3498
3499
3500
3501
3502
3503
3504
3505
3506
3507
3508
3509
3510
3511
3512
3513
3514
3515
3516
3517
3518
3519
3520
3521
3522
3523
3524
3525
3526
3527
3528
3529
3530
3531
3532
3533
3534
3535
3536
3537
3538
3539
3540
3541
3542
3543
3544
3545
3546
3547
3548
3549
3550
3551
3552
3553
3554
3555
3556
3557
3558
3559
3560
3561
3562
3563
3564
3565
3566
3567
3568
3569
3570
3571
3572
3573
3574
3575
3576
3577
3578
3579
3580
3581
3582
3583
3584
3585
3586
3587
3588
3589
3590
3591
3592
3593
3594
3595
3596
3597
3598
3599
3600
3601
3602
3603
3604
3605
3606
3607
3608
3609
3610
3611
3612
3613
3614
3615
3616
3617
3618
3619
3620
3621
3622
3623
3624
3625
3626
3627
3628
3629
3630
3631
3632
3633
3634
3635
3636
3637
3638
3639
3640
3641
3642
3643
3644
3645
3646
3647
3648
3649
3650
3651
3652
3653
3654
3655
3656
3657
3658
3659
3660
3661
3662
3663
3664
3665
3666
3667
3668
3669
3670
3671
3672
3673
3674
3675
3676
3677
3678
3679
3680
3681
3682
3683
3684
3685
3686
3687
3688
3689
3690
3691
3692
3693
3694
3695
3696
3697
3698
3699
3700
3701
3702
3703
3704
3705
3706
3707
3708
3709
3710
3711
3712
3713
3714
3715
3716
3717
3718
3719
3720
3721
3722
3723
3724
3725
3726
3727
3728
3729
3730
3731
3732
3733
3734
3735
3736
3737
3738
3739
3740
3741
3742
3743
3744
3745
3746
3747
3748
3749
3750
3751
3752
3753
3754
3755
3756
3757
3758
3759
3760
3761
3762
3763
3764
3765
3766
3767
3768
3769
3770
3771
3772
3773
3774
3775
3776
3777
3778
3779
3780
3781
3782
3783
3784
3785
3786
3787
3788
3789
3790
3791
3792
3793
3794
3795
3796
3797
3798
3799
3800
3801
3802
3803
3804
3805
3806
3807
3808
3809
3810
3811
3812
3813
3814
3815
3816
3817
3818
3819
3820
3821
3822
3823
3824
3825
3826
3827
3828
3829
3830
3831
3832
3833
3834
3835
3836
3837
3838
3839
3840
3841
3842
3843
3844
3845
3846
3847
3848
3849
3850
3851
3852
3853
3854
3855
3856
3857
3858
3859
3860
3861
3862
3863
3864
3865
3866
3867
3868
3869
3870
3871
3872
3873
3874
3875
3876
3877
3878
3879
3880
3881
3882
3883
3884
3885
3886
3887
3888
3889
3890
3891
3892
3893
3894
3895
3896
3897
3898
3899
3900
3901
3902
3903
3904
3905
3906
3907
3908
3909
3910
3911
3912
3913
3914
3915
3916
3917
3918
3919
3920
3921
3922
3923
3924
3925
3926
3927
3928
3929
3930
3931
3932
3933
3934
3935
3936
3937
3938
3939
3940
3941
3942
3943
3944
3945
3946
3947
3948
3949
3950
3951
3952
3953
3954
3955
3956
3957
3958
3959
3960
3961
3962
3963
3964
3965
3966
3967
3968
3969
3970
3971
3972
3973
3974
3975
3976
3977
3978
3979
3980
3981
3982
3983
3984
3985
3986
3987
3988
3989
3990
3991
3992
3993
3994
3995
3996
3997
3998
3999
4000
4001
4002
4003
4004
4005
4006
4007
4008
4009
4010
4011
4012
4013
4014
4015
4016
4017
4018
4019
4020
4021
4022
4023
4024
4025
4026
4027
4028
4029
4030
4031
4032
4033
4034
4035
4036
4037
4038
4039
4040
4041
4042
4043
4044
4045
4046
4047
4048
4049
4050
4051
4052
4053
4054
4055
4056
4057
4058
4059
4060
4061
4062
4063
4064
4065
4066
4067
4068
4069
4070
4071
4072
4073
4074
4075
4076
4077
4078
4079
4080
4081
4082
4083
4084
4085
4086
4087
4088
4089
4090
4091
4092
4093
4094
4095
4096
4097
4098
4099
4100
4101
4102
4103
4104
4105
4106
4107
4108
4109
4110
4111
4112
4113
4114
4115
4116
4117
4118
4119
4120
4121
4122
4123
4124
4125
4126
4127
4128
4129
4130
4131
4132
4133
4134
4135
4136
4137
4138
4139
4140
4141
4142
4143
4144
4145
4146
4147
4148
4149
4150
4151
4152
4153
4154
4155
4156
4157
4158
4159
4160
4161
4162
4163
4164
4165
4166
4167
4168
4169
4170
4171
4172
4173
4174
4175
4176
4177
4178
4179
4180
4181
4182
4183
4184
4185
4186
4187
4188
4189
4190
4191
4192
4193
4194
4195
4196
4197
4198
4199
4200
4201
4202
4203
4204
4205
4206
4207
4208
4209
4210
4211
4212
4213
4214
4215
4216
4217
4218
4219
4220
4221
4222
4223
4224
4225
4226
4227
4228
4229
4230
4231
4232
4233
4234
4235
4236
4237
4238
4239
4240
4241
4242
4243
4244
4245
4246
4247
4248
4249
4250
4251
4252
4253
4254
4255
4256
4257
4258
4259
4260
4261
4262
4263
4264
4265
4266
4267
4268
4269
4270
4271
4272
4273
4274
4275
4276
4277
4278
4279
4280
4281
4282
4283
4284
4285
4286
4287
4288
4289
4290
4291
4292
4293
4294
4295
4296
4297
4298
4299
4300
4301
4302
4303
4304
4305
4306
4307
4308
4309
4310
4311
4312
4313
4314
4315
4316
4317
4318
4319
4320
4321
4322
4323
4324
4325
4326
4327
4328
4329
4330
4331
4332
4333
4334
4335
4336
4337
4338
4339
4340
4341
4342
4343
4344
4345
4346
4347
4348
4349
4350
4351
4352
4353
4354
4355
4356
4357
4358
4359
4360
4361
4362
4363
4364
4365
4366
4367
4368
4369
4370
4371
4372
4373
4374
4375
4376
4377
4378
4379
4380
4381
4382
4383
4384
4385
4386
4387
4388
4389
4390
4391
4392
4393
4394
4395
4396
4397
4398
4399
4400
4401
4402
4403
4404
4405
4406
4407
4408
4409
4410
4411
4412
4413
4414
4415
4416
4417
4418
4419
4420
4421
4422
4423
4424
4425
4426
4427
4428
4429
4430
4431
4432
4433
4434
4435
4436
4437
4438
4439
4440
4441
4442
4443
4444
4445
4446
4447
4448
4449
4450
4451
4452
4453
4454
4455
4456
4457
4458
4459
4460
4461
4462
4463
4464
4465
4466
4467
4468
4469
4470
4471
4472
4473
4474
4475
4476
4477
4478
4479
4480
4481
4482
4483
4484
4485
4486
4487
4488
4489
4490
4491
4492
4493
4494
4495
4496
4497
4498
4499
4500
4501
4502
4503
4504
4505
4506
4507
4508
4509
4510
4511
4512
4513
4514
4515
4516
4517
4518
4519
4520
4521
4522
4523
4524
4525
4526
4527
4528
4529
4530
4531
4532
4533
4534
4535
4536
4537
4538
4539
4540
4541
4542
4543
4544
4545
4546
4547
4548
4549
4550
4551
4552
4553
4554
4555
4556
4557
4558
4559
4560
4561
4562
4563
4564
4565
4566
4567
4568
4569
4570
4571
4572
4573
4574
4575
4576
4577
4578
4579
4580
4581
4582
4583
4584
4585
4586
4587
4588
4589
4590
4591
4592
4593
4594
4595
4596
4597
4598
4599
4600
4601
4602
4603
4604
4605
4606
4607
4608
4609
4610
4611
4612
4613
4614
4615
4616
4617
4618
4619
4620
4621
4622
4623
4624
4625
4626
4627
4628
4629
4630
4631
4632
4633
4634
4635
4636
4637
4638
4639
4640
4641
4642
4643
4644
4645
4646
4647
4648
4649
4650
4651
4652
4653
4654
4655
4656
4657
4658
4659
4660
4661
4662
4663
4664
4665
4666
4667
4668
4669
4670
4671
4672
4673
4674
4675
4676
4677
4678
4679
4680
4681
4682
4683
4684
4685
4686
4687
4688
4689
4690
4691
4692
4693
4694
4695
4696
4697
4698
4699
4700
4701
4702
4703
4704
4705
4706
4707
4708
4709
4710
4711
4712
4713
4714
4715
4716
4717
4718
4719
4720
4721
4722
4723
4724
4725
4726
4727
4728
4729
4730
4731
4732
4733
4734
4735
4736
4737
4738
4739
4740
4741
4742
4743
4744
4745
4746
4747
4748
4749
4750
4751
4752
4753
4754
4755
4756
4757
4758
4759
4760
4761
4762
4763
4764
4765
4766
4767
4768
4769
4770
4771
4772
4773
4774
4775
4776
4777
4778
4779
4780
4781
4782
4783
4784
4785
4786
4787
4788
4789
4790
4791
4792
4793
4794
4795
4796
4797
4798
4799
4800
4801
4802
4803
4804
4805
4806
4807
4808
4809
4810
4811
4812
4813
4814
4815
4816
4817
4818
4819
4820
4821
4822
4823
4824
4825
4826
4827
4828
4829
4830
4831
4832
4833
4834
4835
4836
4837
4838
4839
4840
4841
4842
4843
4844
4845
4846
4847
4848
4849
4850
4851
4852
4853
4854
4855
4856
4857
4858
4859
4860
4861
4862
4863
4864
4865
4866
4867
4868
4869
4870
4871
4872
4873
4874
4875
4876
4877
4878
4879
4880
4881
4882
4883
4884
4885
4886
4887
4888
4889
4890
4891
4892
4893
4894
4895
4896
4897
4898
4899
4900
4901
4902
4903
4904
4905
4906
4907
4908
4909
4910
4911
4912
4913
4914
4915
4916
4917
4918
4919
4920
4921
4922
4923
4924
4925
4926
4927
4928
4929
4930
4931
4932
4933
4934
4935
4936
4937
4938
4939
4940
4941
4942
4943
4944
4945
4946
4947
4948
4949
4950
4951
4952
4953
4954
4955
4956
4957
4958
4959
4960
4961
4962
4963
4964
4965
4966
4967
4968
4969
4970
4971
4972
4973
4974
4975
4976
4977
4978
4979
4980
4981
4982
4983
4984
4985
4986
4987
4988
4989
4990
4991
4992
4993
4994
4995
4996
4997
4998
4999
5000
5001
5002
5003
5004
5005
5006
5007
5008
5009
5010
5011
5012
5013
5014
5015
5016
5017
5018
5019
5020
5021
5022
5023
5024
5025
5026
5027
5028
5029
5030
5031
5032
5033
5034
5035
5036
5037
5038
5039
5040
5041
5042
5043
5044
5045
5046
5047
5048
5049
5050
5051
5052
5053
5054
5055
5056
5057
5058
5059
5060
5061
5062
5063
5064
5065
5066
5067
5068
5069
5070
5071
5072
5073
5074
5075
5076
5077
5078
5079
5080
5081
5082
5083
5084
5085
5086
5087
5088
5089
5090
5091
5092
5093
5094
5095
5096
5097
5098
5099
5100
5101
5102
5103
5104
5105
5106
5107
5108
5109
5110
5111
5112
5113
5114
5115
5116
5117
5118
5119
5120
5121
5122
5123
5124
5125
5126
5127
5128
5129
5130
5131
5132
5133
5134
5135
5136
5137
5138
5139
5140
5141
5142
5143
5144
5145
5146
5147
5148
5149
5150
5151
5152
5153
5154
5155
5156
5157
5158
5159
5160
5161
5162
5163
5164
5165
5166
5167
5168
5169
5170
5171
5172
5173
5174
5175
5176
5177
5178
5179
5180
5181
5182
5183
5184
5185
5186
5187
5188
5189
5190
5191
5192
5193
5194
5195
5196
5197
5198
5199
5200
5201
5202
5203
5204
5205
5206
5207
5208
5209
5210
5211
5212
5213
5214
5215
5216
5217
5218
5219
5220
5221
5222
5223
5224
5225
5226
5227
5228
5229
5230
5231
5232
5233
5234
5235
5236
5237
5238
5239
5240
5241
5242
5243
5244
5245
5246
5247
5248
5249
5250
5251
5252
5253
5254
5255
5256
5257
5258
5259
5260
5261
5262
5263
5264
5265
5266
5267
5268
5269
5270
5271
5272
5273
5274
5275
5276
5277
5278
5279
5280
5281
5282
5283
5284
5285
5286
5287
5288
5289
5290
5291
5292
5293
5294
5295
5296
5297
5298
5299
5300
5301
5302
5303
5304
5305
5306
5307
5308
5309
5310
5311
5312
5313
5314
5315
5316
5317
5318
5319
5320
5321
5322
5323
5324
5325
5326
5327
5328
5329
5330
5331
5332
5333
5334
5335
5336
5337
5338
5339
5340
5341
5342
5343
5344
5345
5346
5347
5348
5349
5350
5351
5352
5353
5354
5355
5356
5357
5358
5359
5360
5361
5362
5363
5364
5365
5366
5367
5368
5369
5370
5371
5372
5373
5374
5375
5376
5377
5378
5379
5380
5381
5382
5383
5384
5385
5386
5387
5388
5389
5390
5391
5392
5393
5394
5395
5396
5397
5398
5399
5400
5401
5402
5403
5404
5405
5406
5407
5408
5409
5410
5411
5412
5413
5414
5415
5416
5417
5418
5419
5420
5421
5422
5423
5424
5425
5426
5427
5428
5429
5430
5431
5432
5433
5434
5435
5436
5437
5438
5439
5440
5441
5442
5443
5444
5445
5446
5447
5448
5449
5450
5451
5452
5453
5454
5455
5456
5457
5458
5459
5460
5461
5462
5463
5464
5465
5466
5467
5468
5469
5470
5471
5472
5473
5474
5475
5476
5477
5478
5479
5480
5481
5482
5483
5484
5485
5486
5487
5488
5489
5490
5491
5492
5493
5494
5495
5496
5497
5498
5499
5500
5501
5502
5503
5504
5505
5506
5507
5508
5509
5510
5511
5512
5513
5514
5515
5516
5517
5518
5519
5520
5521
5522
5523
5524
5525
5526
5527
5528
5529
5530
5531
5532
5533
5534
5535
5536
5537
5538
5539
5540
5541
5542
5543
5544
5545
5546
5547
5548
5549
5550
5551
5552
5553
5554
5555
5556
5557
5558
5559
5560
5561
5562
5563
5564
5565
5566
5567
5568
5569
5570
5571
5572
5573
5574
5575
5576
5577
5578
5579
5580
5581
5582
5583
5584
5585
5586
5587
5588
5589
5590
5591
5592
5593
5594
5595
5596
5597
5598
5599
5600
5601
5602
5603
5604
5605
5606
5607
5608
5609
5610
5611
5612
5613
5614
5615
5616
5617
5618
5619
5620
5621
5622
5623
5624
5625
5626
5627
5628
5629
5630
5631
5632
5633
5634
5635
5636
5637
5638
5639
5640
5641
5642
5643
5644
5645
5646
5647
5648
5649
5650
5651
5652
5653
5654
5655
5656
5657
5658
5659
5660
5661
5662
5663
5664
5665
5666
5667
5668
5669
5670
5671
5672
5673
5674
5675
5676
5677
5678
5679
5680
5681
5682
5683
5684
5685
5686
5687
5688
5689
5690
5691
5692
5693
5694
5695
5696
5697
5698
5699
5700
5701
5702
5703
5704
5705
5706
5707
5708
5709
5710
5711
5712
5713
5714
5715
5716
5717
5718
5719
5720
5721
5722
5723
5724
5725
5726
5727
5728
5729
5730
5731
5732
5733
5734
5735
5736
5737
5738
5739
5740
5741
5742
5743
5744
5745
5746
5747
5748
5749
5750
5751
5752
5753
5754
5755
5756
5757
5758
5759
5760
5761
5762
5763
5764
5765
5766
5767
5768
5769
5770
5771
5772
5773
5774
5775
5776
5777
5778
5779
5780
5781
5782
5783
5784
5785
5786
5787
5788
5789
5790
5791
5792
5793
5794
5795
5796
5797
5798
5799
5800
5801
5802
5803
5804
5805
5806
5807
5808
5809
5810
5811
5812
5813
5814
5815
5816
5817
5818
5819
5820
5821
5822
5823
5824
5825
5826
5827
5828
5829
5830
5831
5832
5833
5834
5835
5836
5837
5838
5839
5840
5841
5842
5843
5844
5845
5846
5847
5848
5849
5850
5851
5852
5853
5854
5855
5856
5857
5858
5859
5860
5861
5862
5863
5864
5865
5866
5867
5868
5869
5870
5871
5872
5873
5874
5875
5876
5877
5878
5879
5880
5881
5882
5883
5884
5885
5886
5887
5888
5889
5890
5891
5892
5893
5894
5895
5896
5897
5898
5899
5900
5901
5902
5903
5904
5905
5906
5907
5908
5909
5910
5911
5912
5913
5914
5915
5916
5917
5918
5919
5920
5921
5922
5923
5924
5925
5926
5927
5928
5929
5930
5931
5932
5933
5934
5935
5936
5937
5938
5939
5940
5941
5942
5943
5944
5945
5946
5947
5948
5949
5950
5951
5952
5953
5954
5955
5956
5957
5958
5959
5960
5961
5962
5963
5964
5965
5966
5967
5968
5969
5970
5971
5972
5973
5974
5975
5976
5977
5978
5979
5980
5981
5982
5983
5984
5985
5986
5987
5988
5989
5990
5991
5992
5993
5994
5995
5996
5997
5998
5999
6000
6001
6002
6003
6004
6005
6006
6007
6008
6009
6010
6011
6012
6013
6014
6015
6016
6017
6018
6019
6020
6021
6022
6023
6024
6025
6026
6027
6028
6029
6030
6031
6032
6033
6034
6035
6036
6037
6038
6039
6040
6041
6042
6043
6044
6045
6046
6047
6048
6049
6050
6051
6052
6053
6054
6055
6056
6057
6058
6059
6060
6061
6062
6063
6064
6065
6066
6067
6068
6069
6070
6071
6072
6073
6074
6075
6076
6077
6078
6079
6080
6081
6082
6083
6084
6085
6086
6087
6088
6089
6090
6091
6092
6093
6094
6095
6096
6097
6098
6099
6100
6101
6102
6103
6104
6105
6106
6107
6108
6109
6110
6111
6112
6113
6114
6115
6116
6117
6118
6119
6120
6121
6122
6123
6124
6125
6126
6127
6128
6129
6130
6131
6132
6133
6134
6135
6136
6137
6138
6139
6140
6141
6142
6143
6144
6145
6146
6147
6148
6149
6150
6151
6152
6153
6154
6155
6156
6157
6158
6159
6160
6161
6162
6163
6164
6165
6166
6167
6168
6169
6170
6171
6172
6173
6174
6175
6176
6177
6178
6179
6180
6181
6182
6183
6184
6185
6186
6187
6188
6189
6190
6191
6192
6193
6194
6195
6196
6197
6198
6199
6200
6201
6202
6203
6204
6205
6206
6207
6208
6209
6210
6211
6212
6213
6214
6215
6216
6217
6218
6219
6220
6221
6222
6223
6224
6225
6226
6227
6228
6229
6230
6231
6232
6233
6234
6235
6236
6237
6238
6239
6240
6241
6242
6243
6244
6245
6246
6247
6248
6249
6250
6251
6252
6253
6254
6255
6256
6257
6258
6259
6260
6261
6262
6263
6264
6265
6266
6267
6268
6269
6270
6271
6272
6273
6274
6275
6276
6277
6278
6279
6280
6281
6282
6283
6284
6285
6286
6287
6288
6289
6290
6291
6292
6293
6294
6295
6296
6297
6298
6299
6300
6301
6302
6303
6304
6305
6306
6307
6308
6309
6310
6311
6312
6313
6314
6315
6316
6317
6318
6319
6320
6321
6322
6323
6324
6325
6326
6327
6328
6329
6330
6331
6332
6333
6334
6335
6336
6337
6338
6339
6340
6341
6342
6343
6344
6345
6346
6347
6348
6349
6350
6351
6352
6353
6354
6355
6356
6357
6358
6359
6360
6361
6362
6363
6364
6365
6366
6367
6368
6369
6370
6371
6372
6373
6374
6375
6376
6377
6378
6379
6380
6381
6382
6383
6384
6385
6386
6387
6388
6389
6390
6391
6392
6393
6394
6395
6396
6397
6398
6399
6400
6401
6402
6403
6404
6405
6406
6407
6408
6409
6410
6411
6412
6413
6414
6415
6416
6417
6418
6419
6420
6421
6422
6423
6424
6425
6426
6427
6428
6429
6430
6431
6432
6433
6434
6435
6436
6437
6438
6439
6440
6441
6442
6443
6444
6445
6446
6447
6448
6449
6450
6451
6452
6453
6454
6455
6456
6457
6458
6459
6460
6461
6462
6463
6464
6465
6466
6467
6468
6469
6470
6471
6472
6473
6474
6475
6476
6477
6478
6479
6480
6481
6482
6483
6484
6485
6486
6487
6488
6489
6490
6491
6492
6493
6494
6495
6496
6497
6498
6499
6500
6501
6502
6503
6504
6505
6506
6507
6508
6509
6510
6511
6512
6513
6514
6515
6516
6517
6518
6519
6520
6521
6522
6523
6524
6525
6526
6527
6528
6529
6530
6531
6532
6533
6534
6535
6536
6537
6538
6539
6540
6541
6542
6543
6544
6545
6546
6547
6548
6549
6550
6551
6552
6553
6554
6555
6556
6557
6558
6559
6560
6561
6562
6563
6564
6565
6566
6567
6568
6569
6570
6571
6572
6573
6574
6575
6576
6577
6578
6579
6580
6581
6582
6583
6584
6585
6586
6587
6588
6589
6590
6591
6592
6593
6594
6595
6596
6597
6598
6599
6600
6601
6602
6603
6604
6605
6606
6607
6608
6609
6610
6611
6612
6613
6614
6615
6616
6617
6618
6619
6620
6621
6622
6623
6624
6625
6626
6627
6628
6629
6630
6631
6632
6633
6634
6635
6636
6637
6638
6639
6640
6641
6642
6643
6644
6645
6646
6647
6648
6649
6650
6651
6652
6653
6654
6655
6656
6657
6658
6659
6660
6661
6662
6663
6664
6665
6666
6667
6668
6669
6670
6671
6672
6673
6674
6675
6676
6677
6678
6679
6680
6681
6682
6683
6684
6685
6686
6687
6688
6689
6690
6691
6692
6693
6694
6695
6696
6697
6698
6699
6700
6701
6702
6703
6704
6705
6706
6707
6708
6709
6710
6711
6712
6713
6714
6715
6716
6717
6718
6719
6720
6721
6722
6723
6724
6725
6726
6727
6728
6729
6730
6731
6732
6733
6734
6735
6736
6737
6738
6739
6740
6741
6742
6743
6744
6745
6746
6747
6748
6749
6750
6751
6752
6753
6754
6755
6756
6757
6758
6759
6760
6761
6762
6763
6764
6765
6766
6767
6768
6769
6770
6771
6772
6773
6774
6775
6776
6777
6778
6779
6780
6781
6782
6783
6784
6785
6786
6787
6788
6789
6790
6791
6792
6793
6794
6795
6796
6797
6798
6799
6800
6801
6802
6803
6804
6805
6806
6807
6808
6809
6810
6811
6812
6813
6814
6815
6816
6817
6818
6819
6820
6821
6822
6823
6824
6825
6826
6827
6828
6829
6830
6831
6832
6833
6834
6835
6836
6837
6838
6839
6840
6841
6842
6843
6844
6845
6846
6847
6848
6849
6850
6851
6852
6853
6854
6855
6856
6857
6858
6859
6860
6861
6862
6863
6864
6865
6866
6867
6868
6869
6870
6871
6872
6873
6874
6875
6876
6877
6878
6879
6880
6881
6882
6883
6884
6885
6886
6887
6888
6889
6890
6891
6892
6893
6894
6895
6896
6897
6898
6899
6900
6901
6902
6903
6904
6905
6906
6907
6908
6909
6910
6911
6912
6913
6914
6915
6916
6917
6918
6919
6920
6921
6922
6923
6924
6925
6926
6927
6928
6929
6930
6931
6932
6933
6934
6935
6936
6937
6938
6939
6940
6941
6942
6943
6944
6945
6946
6947
6948
6949
6950
6951
6952
6953
6954
6955
6956
6957
6958
6959
6960
6961
6962
6963
6964
6965
6966
6967
6968
6969
6970
6971
6972
6973
6974
6975
6976
6977
6978
6979
6980
6981
6982
6983
6984
6985
6986
6987
6988
6989
6990
6991
6992
6993
6994
6995
6996
6997
6998
6999
7000
7001
7002
7003
7004
7005
7006
7007
7008
7009
7010
7011
7012
7013
7014
7015
7016
7017
7018
7019
7020
7021
7022
7023
7024
7025
7026
7027
7028
7029
7030
7031
7032
7033
7034
7035
7036
7037
7038
7039
7040
7041
7042
7043
7044
7045
7046
7047
7048
7049
7050
7051
7052
7053
7054
7055
7056
7057
7058
7059
7060
7061
7062
7063
7064
7065
7066
7067
7068
7069
7070
7071
7072
7073
7074
7075
7076
7077
7078
7079
7080
7081
7082
7083
7084
7085
7086
7087
7088
7089
7090
7091
7092
7093
7094
7095
7096
7097
7098
7099
7100
7101
7102
7103
7104
7105
7106
7107
7108
7109
7110
7111
7112
7113
7114
7115
7116
7117
7118
7119
7120
7121
7122
7123
7124
7125
7126
7127
7128
7129
7130
7131
7132
7133
7134
7135
7136
7137
7138
7139
7140
7141
7142
7143
7144
7145
7146
7147
7148
7149
7150
7151
7152
7153
7154
7155
7156
7157
7158
7159
7160
7161
7162
7163
7164
7165
7166
7167
7168
7169
7170
7171
7172
7173
7174
7175
7176
7177
7178
7179
7180
7181
7182
7183
7184
7185
7186
7187
7188
7189
7190
7191
7192
7193
7194
7195
7196
7197
7198
7199
7200
7201
7202
7203
7204
7205
7206
7207
7208
7209
7210
7211
7212
7213
7214
7215
7216
7217
7218
7219
7220
7221
7222
7223
7224
7225
7226
7227
7228
7229
7230
7231
7232
7233
7234
7235
7236
7237
7238
7239
7240
7241
7242
7243
7244
7245
7246
7247
7248
7249
7250
7251
7252
7253
7254
7255
7256
7257
7258
7259
7260
7261
7262
7263
7264
7265
7266
7267
7268
7269
7270
7271
7272
7273
7274
7275
7276
7277
7278
7279
7280
7281
7282
7283
7284
7285
7286
7287
7288
7289
7290
7291
7292
7293
7294
7295
7296
7297
7298
7299
7300
7301
7302
7303
7304
7305
7306
7307
7308
7309
7310
7311
7312
7313
7314
7315
7316
7317
7318
7319
7320
7321
7322
7323
7324
7325
7326
7327
7328
7329
7330
7331
7332
7333
7334
7335
7336
7337
7338
7339
7340
7341
7342
7343
7344
7345
7346
7347
7348
7349
7350
7351
7352
7353
7354
7355
7356
7357
7358
7359
7360
7361
7362
7363
7364
7365
7366
7367
7368
7369
7370
7371
7372
7373
7374
7375
7376
7377
7378
7379
7380
7381
7382
7383
7384
7385
7386
7387
7388
7389
7390
7391
7392
7393
7394
7395
7396
7397
7398
7399
7400
7401
7402
7403
7404
7405
7406
7407
7408
7409
7410
7411
7412
7413
7414
7415
7416
7417
7418
7419
7420
7421
7422
7423
7424
7425
7426
7427
7428
7429
7430
7431
7432
7433
7434
7435
7436
7437
7438
7439
7440
7441
7442
7443
7444
7445
7446
7447
7448
7449
7450
7451
7452
7453
7454
7455
7456
7457
7458
7459
7460
7461
7462
7463
7464
7465
7466
7467
7468
7469
7470
7471
7472
7473
7474
7475
7476
7477
7478
7479
7480
7481
7482
7483
7484
7485
7486
7487
7488
7489
7490
7491
7492
7493
7494
7495
7496
7497
7498
7499
7500
7501
7502
7503
7504
7505
7506
7507
7508
7509
7510
7511
7512
7513
7514
7515
7516
7517
7518
7519
7520
7521
7522
7523
7524
7525
7526
7527
7528
7529
7530
7531
7532
7533
7534
7535
7536
7537
7538
7539
7540
7541
7542
7543
7544
7545
7546
7547
7548
7549
7550
7551
7552
7553
7554
7555
7556
7557
7558
7559
7560
7561
7562
7563
7564
7565
7566
7567
7568
7569
7570
7571
7572
7573
7574
7575
7576
7577
7578
7579
7580
7581
7582
7583
7584
7585
7586
7587
7588
7589
7590
7591
7592
7593
7594
7595
7596
7597
7598
7599
7600
7601
7602
7603
7604
7605
7606
7607
7608
7609
7610
7611
7612
7613
7614
7615
7616
7617
7618
7619
7620
7621
7622
7623
7624
7625
7626
7627
7628
7629
7630
7631
7632
7633
7634
7635
7636
7637
7638
7639
7640
7641
7642
7643
7644
7645
7646
7647
7648
7649
7650
7651
7652
7653
7654
7655
7656
7657
7658
7659
7660
7661
7662
7663
7664
7665
7666
7667
7668
7669
7670
7671
7672
7673
7674
7675
7676
7677
7678
7679
7680
7681
7682
7683
7684
7685
7686
7687
7688
7689
7690
7691
7692
7693
7694
7695
7696
7697
7698
7699
7700
7701
7702
7703
7704
7705
7706
7707
7708
7709
7710
7711
7712
7713
7714
7715
7716
7717
7718
7719
7720
7721
7722
7723
7724
7725
7726
7727
7728
7729
7730
7731
7732
7733
7734
7735
7736
7737
7738
7739
7740
7741
7742
7743
7744
7745
7746
7747
7748
7749
7750
7751
7752
7753
7754
7755
7756
7757
7758
7759
7760
7761
7762
7763
7764
7765
7766
7767
7768
7769
7770
7771
7772
7773
7774
7775
7776
7777
7778
7779
7780
7781
7782
7783
7784
7785
7786
7787
7788
7789
7790
7791
7792
7793
7794
7795
7796
7797
7798
7799
7800
7801
7802
7803
7804
7805
7806
7807
7808
7809
7810
7811
7812
7813
7814
7815
7816
7817
7818
7819
7820
7821
7822
7823
7824
7825
7826
7827
7828
7829
7830
7831
7832
7833
7834
7835
7836
7837
7838
7839
7840
7841
7842
7843
7844
7845
7846
7847
7848
7849
7850
7851
7852
7853
7854
7855
7856
7857
7858
7859
7860
7861
7862
7863
7864
7865
7866
7867
7868
7869
7870
7871
7872
7873
7874
7875
7876
7877
7878
7879
7880
7881
7882
7883
7884
7885
7886
7887
7888
7889
7890
7891
7892
7893
7894
7895
7896
7897
7898
7899
7900
7901
7902
7903
7904
7905
7906
7907
7908
7909
7910
7911
7912
7913
7914
7915
7916
7917
7918
7919
7920
7921
7922
7923
7924
7925
7926
7927
7928
7929
7930
7931
7932
7933
7934
7935
7936
7937
7938
7939
7940
7941
7942
7943
7944
7945
7946
7947
7948
7949
7950
7951
7952
7953
7954
7955
7956
7957
7958
7959
7960
7961
7962
7963
7964
7965
7966
7967
7968
7969
7970
7971
7972
7973
7974
7975
7976
7977
7978
7979
7980
7981
7982
7983
7984
7985
7986
7987
7988
7989
7990
7991
7992
7993
7994
7995
7996
7997
7998
7999
8000
8001
8002
8003
8004
8005
8006
8007
8008
8009
8010
8011
8012
8013
8014
8015
8016
8017
8018
8019
8020
8021
8022
8023
8024
8025
8026
8027
8028
8029
8030
8031
8032
8033
8034
8035
8036
8037
8038
8039
8040
8041
8042
8043
8044
8045
8046
8047
8048
8049
8050
8051
8052
8053
8054
8055
8056
8057
8058
8059
8060
8061
8062
8063
8064
8065
8066
8067
8068
8069
8070
8071
8072
8073
8074
8075
8076
8077
8078
8079
8080
8081
8082
8083
8084
8085
8086
8087
8088
8089
8090
8091
8092
8093
8094
8095
8096
8097
8098
8099
8100
8101
8102
8103
8104
8105
8106
8107
8108
8109
8110
8111
8112
8113
8114
8115
8116
8117
8118
8119
8120
8121
8122
8123
8124
8125
8126
8127
8128
8129
8130
8131
8132
8133
8134
8135
8136
8137
8138
8139
8140
8141
8142
8143
8144
8145
8146
8147
8148
8149
8150
8151
8152
8153
8154
8155
8156
8157
8158
8159
8160
8161
8162
8163
8164
8165
8166
8167
8168
8169
8170
8171
8172
8173
8174
8175
8176
8177
8178
8179
8180
8181
8182
8183
8184
8185
8186
8187
8188
8189
8190
8191
8192
8193
8194
8195
8196
8197
8198
8199
8200
8201
8202
8203
8204
8205
8206
8207
8208
8209
8210
8211
8212
8213
8214
8215
8216
8217
8218
8219
8220
8221
8222
8223
8224
8225
8226
8227
8228
8229
8230
8231
8232
8233
8234
8235
8236
8237
8238
8239
8240
8241
8242
8243
8244
8245
8246
8247
8248
8249
8250
8251
8252
8253
8254
8255
8256
8257
8258
8259
8260
8261
8262
8263
8264
8265
8266
8267
8268
8269
8270
8271
8272
8273
8274
8275
8276
8277
8278
8279
8280
8281
8282
8283
8284
8285
8286
8287
8288
8289
8290
8291
8292
8293
8294
8295
8296
8297
8298
8299
8300
8301
8302
8303
8304
8305
8306
8307
8308
8309
8310
8311
8312
8313
8314
8315
8316
8317
8318
8319
8320
8321
8322
8323
8324
8325
8326
8327
8328
8329
8330
8331
8332
8333
8334
8335
8336
8337
8338
8339
8340
8341
8342
8343
8344
8345
8346
8347
8348
8349
8350
8351
8352
8353
8354
8355
8356
8357
8358
8359
8360
8361
8362
8363
8364
8365
8366
8367
8368
8369
8370
8371
8372
8373
8374
8375
8376
8377
8378
8379
8380
8381
8382
8383
8384
8385
8386
8387
8388
8389
8390
8391
8392
8393
8394
8395
8396
8397
8398
8399
8400
8401
8402
8403
8404
8405
8406
8407
8408
8409
8410
8411
8412
8413
8414
8415
8416
8417
8418
8419
8420
8421
8422
8423
8424
8425
8426
8427
8428
8429
8430
8431
8432
8433
8434
8435
8436
8437
8438
8439
8440
8441
8442
8443
8444
8445
8446
8447
8448
8449
8450
8451
8452
8453
8454
8455
8456
8457
8458
8459
8460
8461
8462
8463
8464
8465
8466
8467
8468
8469
8470
8471
8472
8473
8474
8475
8476
8477
8478
8479
8480
8481
8482
8483
8484
8485
8486
8487
8488
8489
8490
8491
8492
8493
8494
8495
8496
8497
8498
8499
8500
8501
8502
8503
8504
8505
8506
8507
8508
8509
8510
8511
8512
8513
8514
8515
8516
8517
8518
8519
8520
8521
8522
8523
8524
8525
8526
8527
8528
8529
8530
8531
8532
8533
8534
8535
8536
8537
8538
8539
8540
8541
8542
8543
8544
8545
8546
8547
8548
8549
8550
8551
8552
8553
8554
8555
8556
8557
8558
8559
8560
8561
8562
8563
8564
8565
8566
8567
8568
8569
8570
8571
8572
8573
8574
8575
8576
8577
8578
8579
8580
8581
8582
8583
8584
8585
8586
8587
8588
8589
8590
8591
8592
8593
8594
8595
8596
8597
8598
8599
8600
8601
8602
8603
8604
8605
8606
8607
8608
8609
8610
8611
8612
8613
8614
8615
8616
8617
8618
8619
8620
8621
8622
8623
8624
8625
8626
8627
8628
8629
8630
8631
8632
8633
8634
8635
8636
8637
8638
8639
8640
8641
8642
8643
8644
8645
8646
8647
8648
8649
8650
8651
8652
8653
8654
8655
8656
8657
8658
8659
8660
8661
8662
8663
8664
8665
8666
8667
8668
8669
8670
8671
8672
8673
8674
8675
8676
8677
8678
8679
8680
8681
8682
8683
8684
8685
8686
8687
8688
8689
8690
8691
8692
8693
8694
8695
8696
8697
8698
8699
8700
8701
8702
8703
8704
8705
8706
8707
8708
8709
8710
8711
8712
8713
8714
8715
8716
8717
8718
8719
8720
8721
8722
8723
8724
8725
8726
8727
8728
8729
8730
8731
8732
8733
8734
8735
8736
8737
8738
8739
8740
8741
8742
8743
8744
8745
8746
8747
8748
8749
8750
8751
8752
8753
8754
8755
8756
8757
8758
8759
8760
8761
8762
8763
8764
8765
8766
8767
8768
8769
8770
8771
8772
8773
8774
8775
8776
8777
8778
8779
8780
8781
8782
8783
8784
8785
8786
8787
8788
8789
8790
8791
8792
8793
8794
8795
8796
8797
8798
8799
8800
8801
8802
8803
8804
8805
8806
8807
8808
8809
8810
8811
8812
8813
8814
8815
8816
8817
8818
8819
8820
8821
8822
8823
8824
8825
8826
8827
8828
8829
8830
8831
8832
8833
8834
8835
8836
8837
8838
8839
8840
8841
8842
8843
8844
8845
8846
8847
8848
8849
8850
8851
8852
8853
8854
8855
8856
8857
8858
8859
8860
8861
8862
8863
8864
8865
8866
8867
8868
8869
8870
8871
8872
8873
8874
8875
8876
8877
8878
8879
8880
8881
8882
8883
8884
8885
8886
8887
8888
8889
8890
8891
8892
8893
8894
8895
8896
8897
8898
8899
8900
8901
8902
8903
8904
8905
8906
8907
8908
8909
8910
8911
8912
8913
8914
8915
8916
8917
8918
8919
8920
8921
8922
8923
8924
8925
8926
8927
8928
8929
8930
8931
8932
8933
8934
8935
8936
8937
8938
8939
8940
8941
8942
8943
8944
8945
8946
8947
8948
8949
8950
8951
8952
8953
8954
8955
8956
8957
8958
8959
8960
8961
8962
8963
8964
8965
8966
8967
8968
8969
8970
8971
8972
8973
8974
8975
8976
8977
8978
8979
8980
8981
8982
8983
8984
8985
8986
8987
8988
8989
8990
8991
8992
8993
8994
8995
8996
8997
8998
8999
9000
9001
9002
9003
9004
9005
9006
9007
9008
9009
9010
9011
9012
9013
9014
9015
9016
9017
9018
9019
9020
9021
9022
9023
9024
9025
9026
9027
9028
9029
9030
9031
9032
9033
9034
9035
9036
9037
9038
9039
9040
9041
9042
9043
9044
9045
9046
9047
9048
9049
9050
9051
9052
9053
9054
9055
9056
9057
9058
9059
9060
9061
9062
9063
9064
9065
9066
9067
9068
9069
9070
9071
9072
9073
9074
9075
9076
9077
9078
9079
9080
9081
9082
9083
9084
9085
9086
9087
9088
9089
9090
9091
9092
9093
9094
9095
9096
9097
9098
9099
9100
9101
9102
9103
9104
9105
9106
9107
9108
9109
9110
9111
9112
9113
9114
9115
9116
9117
9118
9119
9120
9121
9122
9123
9124
9125
9126
9127
9128
9129
9130
9131
9132
9133
9134
9135
9136
9137
9138
9139
9140
9141
9142
9143
9144
9145
9146
9147
9148
9149
9150
9151
9152
9153
9154
9155
9156
9157
9158
9159
9160
9161
9162
9163
9164
9165
9166
9167
9168
9169
9170
9171
9172
9173
9174
9175
9176
9177
9178
9179
9180
9181
9182
9183
9184
9185
9186
9187
9188
9189
9190
9191
9192
9193
9194
9195
9196
9197
9198
9199
9200
9201
9202
9203
9204
9205
9206
9207
9208
9209
9210
9211
9212
9213
9214
9215
9216
9217
9218
9219
9220
9221
9222
9223
9224
9225
9226
9227
9228
9229
9230
9231
9232
9233
9234
9235
9236
9237
9238
9239
9240
9241
9242
9243
9244
9245
9246
9247
9248
9249
9250
9251
9252
9253
9254
9255
9256
9257
9258
9259
9260
9261
9262
9263
9264
9265
9266
9267
9268
9269
9270
9271
9272
9273
9274
9275
9276
9277
9278
9279
9280
9281
9282
9283
9284
9285
9286
9287
9288
9289
9290
9291
9292
9293
9294
9295
9296
9297
9298
9299
9300
9301
9302
9303
9304
9305
9306
9307
9308
9309
9310
9311
9312
9313
9314
9315
9316
9317
9318
9319
9320
9321
9322
9323
9324
9325
9326
9327
9328
9329
9330
9331
9332
9333
9334
9335
9336
9337
9338
9339
9340
9341
9342
9343
9344
9345
9346
9347
9348
9349
9350
9351
9352
9353
9354
9355
9356
9357
9358
9359
9360
9361
9362
9363
9364
9365
9366
9367
9368
9369
9370
9371
9372
9373
9374
9375
9376
9377
9378
9379
9380
9381
9382
9383
9384
9385
9386
9387
9388
9389
9390
9391
9392
9393
9394
9395
9396
9397
9398
9399
9400
9401
9402
9403
9404
9405
9406
9407
9408
9409
9410
9411
9412
9413
9414
9415
9416
9417
9418
9419
9420
9421
9422
9423
9424
9425
9426
9427
9428
9429
9430
9431
9432
9433
9434
9435
9436
9437
9438
9439
9440
9441
9442
9443
9444
9445
9446
9447
9448
9449
9450
9451
9452
9453
9454
9455
9456
9457
9458
9459
9460
9461
9462
9463
9464
9465
9466
9467
9468
9469
9470
9471
9472
9473
9474
9475
9476
9477
9478
9479
9480
9481
9482
9483
9484
9485
9486
9487
9488
9489
9490
9491
9492
9493
9494
9495
9496
9497
9498
9499
9500
9501
9502
9503
9504
9505
9506
9507
9508
9509
9510
9511
9512
9513
9514
9515
9516
9517
9518
9519
9520
9521
9522
9523
9524
9525
9526
9527
9528
9529
9530
9531
9532
9533
9534
9535
9536
9537
9538
9539
9540
9541
9542
9543
9544
9545
9546
9547
9548
9549
9550
9551
9552
9553
9554
9555
9556
9557
9558
9559
9560
9561
9562
9563
9564
9565
9566
9567
9568
9569
9570
9571
9572
9573
9574
9575
9576
9577
9578
9579
9580
9581
9582
9583
9584
9585
9586
9587
9588
9589
9590
9591
9592
9593
9594
9595
9596
9597
9598
9599
9600
9601
9602
9603
9604
9605
9606
9607
9608
9609
9610
9611
9612
9613
9614
9615
9616
9617
9618
9619
9620
9621
9622
9623
9624
9625
9626
9627
9628
9629
9630
9631
9632
9633
9634
9635
9636
9637
9638
9639
9640
9641
9642
9643
9644
9645
9646
9647
9648
9649
9650
9651
9652
9653
9654
9655
9656
9657
9658
9659
9660
9661
9662
9663
9664
9665
9666
9667
9668
9669
9670
9671
9672
9673
9674
9675
9676
9677
9678
9679
9680
9681
9682
9683
9684
9685
9686
9687
9688
9689
9690
9691
9692
9693
9694
9695
9696
9697
9698
9699
9700
9701
9702
9703
9704
9705
9706
9707
9708
9709
9710
9711
9712
9713
9714
9715
9716
9717
9718
9719
9720
9721
9722
9723
9724
9725
9726
9727
9728
9729
9730
9731
9732
9733
9734
9735
9736
9737
9738
9739
9740
9741
9742
9743
9744
9745
9746
9747
9748
9749
9750
9751
9752
9753
9754
9755
9756
9757
9758
9759
9760
9761
9762
9763
9764
9765
9766
9767
9768
9769
9770
9771
9772
9773
9774
9775
9776
9777
9778
9779
9780
9781
9782
9783
9784
9785
9786
9787
9788
9789
9790
9791
9792
9793
9794
9795
9796
9797
9798
9799
9800
9801
9802
9803
9804
9805
9806
9807
9808
9809
9810
9811
9812
9813
9814
9815
9816
9817
9818
9819
9820
9821
9822
9823
9824
9825
9826
9827
9828
9829
9830
9831
9832
9833
9834
9835
9836
9837
9838
9839
9840
9841
9842
9843
9844
9845
9846
9847
9848
9849
9850
9851
9852
9853
9854
9855
9856
9857
9858
9859
9860
9861
9862
9863
9864
9865
9866
9867
9868
9869
9870
9871
9872
9873
9874
9875
9876
9877
9878
9879
9880
9881
9882
9883
9884
9885
9886
9887
9888
9889
9890
9891
9892
9893
9894
9895
9896
9897
9898
9899
9900
9901
9902
9903
9904
9905
9906
9907
9908
9909
9910
9911
9912
9913
9914
9915
9916
9917
9918
9919
9920
9921
9922
9923
9924
9925
9926
9927
9928
9929
9930
9931
9932
9933
9934
9935
9936
9937
9938
9939
9940
9941
9942
9943
9944
9945
9946
9947
9948
9949
9950
9951
9952
9953
9954
9955
9956
9957
9958
9959
9960
9961
9962
9963
9964
9965
9966
9967
9968
9969
9970
9971
9972
9973
9974
9975
9976
9977
9978
9979
9980
9981
9982
9983
9984
9985
9986
9987
9988
9989
9990
9991
9992
9993
9994
9995
9996
9997
9998
9999
10000
10001
10002
10003
10004
10005
10006
10007
10008
10009
10010
10011
10012
10013
10014
10015
10016
10017
10018
10019
10020
10021
10022
10023
10024
10025
10026
10027
10028
10029
10030
10031
10032
10033
10034
10035
10036
10037
10038
10039
10040
10041
10042
10043
10044
10045
10046
10047
10048
10049
10050
10051
10052
10053
10054
10055
10056
10057
10058
10059
10060
10061
10062
10063
10064
10065
10066
10067
10068
10069
10070
10071
10072
10073
10074
10075
10076
10077
10078
10079
10080
10081
10082
10083
10084
10085
10086
10087
10088
10089
10090
10091
10092
10093
10094
10095
10096
10097
10098
10099
10100
10101
10102
10103
10104
10105
10106
10107
10108
10109
10110
10111
10112
10113
10114
10115
10116
10117
10118
10119
10120
10121
10122
10123
10124
10125
10126
10127
10128
10129
10130
10131
10132
10133
10134
10135
10136
10137
10138
10139
10140
10141
10142
10143
10144
10145
10146
10147
10148
10149
10150
10151
10152
10153
10154
10155
10156
10157
10158
10159
10160
10161
10162
10163
10164
10165
10166
10167
10168
10169
10170
10171
10172
10173
10174
10175
10176
10177
10178
10179
10180
10181
10182
10183
10184
10185
10186
10187
10188
10189
10190
10191
10192
10193
10194
10195
10196
10197
10198
10199
10200
10201
10202
10203
10204
10205
10206
10207
10208
10209
10210
10211
10212
10213
10214
10215
10216
10217
10218
10219
10220
10221
10222
10223
10224
10225
10226
10227
10228
10229
10230
10231
10232
10233
10234
10235
10236
10237
10238
10239
10240
10241
10242
10243
10244
10245
10246
10247
10248
10249
10250
10251
10252
10253
10254
10255
10256
10257
10258
10259
10260
10261
10262
10263
10264
10265
10266
10267
10268
10269
10270
10271
10272
10273
10274
10275
10276
10277
10278
10279
10280
10281
10282
10283
10284
10285
10286
10287
10288
10289
10290
10291
10292
10293
10294
10295
10296
10297
10298
10299
10300
10301
10302
10303
10304
10305
10306
10307
10308
10309
10310
10311
10312
10313
10314
10315
10316
10317
10318
10319
10320
10321
10322
10323
10324
10325
10326
10327
10328
10329
10330
10331
10332
10333
10334
10335
10336
10337
10338
10339
10340
10341
10342
10343
10344
10345
10346
10347
10348
10349
10350
10351
10352
10353
10354
10355
10356
10357
10358
10359
10360
10361
10362
10363
10364
10365
10366
10367
10368
10369
10370
10371
10372
10373
10374
10375
10376
10377
10378
10379
10380
10381
10382
10383
10384
10385
10386
10387
10388
10389
10390
10391
10392
10393
10394
10395
10396
10397
10398
10399
10400
10401
10402
10403
10404
10405
10406
10407
10408
10409
10410
10411
10412
10413
10414
10415
10416
10417
10418
10419
10420
10421
10422
10423
10424
10425
10426
10427
10428
10429
10430
10431
10432
10433
10434
10435
10436
10437
10438
10439
10440
10441
10442
10443
10444
10445
10446
10447
10448
10449
10450
10451
10452
10453
10454
10455
10456
10457
10458
10459
10460
10461
10462
10463
10464
10465
10466
10467
10468
10469
10470
10471
10472
10473
10474
10475
10476
10477
10478
10479
10480
10481
10482
10483
10484
10485
10486
10487
10488
10489
10490
10491
10492
10493
10494
10495
10496
10497
10498
10499
10500
10501
10502
10503
10504
10505
10506
10507
10508
10509
10510
10511
10512
10513
10514
10515
10516
10517
10518
10519
10520
10521
10522
10523
10524
10525
10526
10527
10528
10529
10530
10531
10532
10533
10534
10535
10536
10537
10538
10539
10540
10541
10542
10543
10544
10545
10546
10547
10548
10549
10550
10551
10552
10553
10554
10555
10556
10557
10558
10559
10560
10561
10562
10563
10564
10565
10566
10567
10568
10569
10570
10571
10572
10573
10574
10575
10576
10577
10578
10579
10580
10581
10582
10583
10584
10585
10586
10587
10588
10589
10590
10591
10592
10593
10594
10595
10596
10597
10598
10599
10600
10601
10602
10603
10604
10605
10606
10607
10608
10609
10610
10611
10612
10613
10614
10615
10616
10617
10618
10619
10620
10621
10622
10623
10624
10625
10626
10627
10628
10629
10630
10631
10632
10633
10634
10635
10636
10637
10638
10639
10640
10641
10642
10643
10644
10645
10646
10647
10648
10649
10650
10651
10652
10653
10654
10655
10656
10657
10658
10659
10660
10661
10662
10663
10664
10665
10666
10667
10668
10669
10670
10671
10672
10673
10674
10675
10676
10677
10678
10679
10680
10681
10682
10683
10684
10685
10686
10687
10688
10689
10690
10691
10692
10693
10694
10695
10696
10697
10698
10699
10700
10701
10702
10703
10704
10705
10706
10707
10708
10709
10710
10711
10712
10713
10714
10715
10716
10717
10718
10719
10720
10721
10722
10723
10724
10725
10726
10727
10728
10729
10730
10731
10732
10733
10734
10735
10736
10737
10738
10739
10740
10741
10742
10743
10744
10745
10746
10747
10748
10749
10750
10751
10752
10753
10754
10755
10756
10757
10758
10759
10760
10761
10762
10763
10764
10765
10766
10767
10768
10769
10770
10771
10772
10773
10774
10775
10776
10777
10778
10779
10780
10781
10782
10783
10784
10785
10786
10787
10788
10789
10790
10791
10792
10793
10794
10795
10796
10797
10798
10799
10800
10801
10802
10803
10804
10805
10806
10807
10808
10809
10810
10811
10812
10813
10814
10815
10816
10817
10818
10819
10820
10821
10822
10823
10824
10825
10826
10827
10828
10829
10830
10831
10832
10833
10834
10835
10836
10837
10838
10839
10840
10841
10842
10843
10844
10845
10846
10847
10848
10849
10850
10851
10852
10853
10854
10855
10856
10857
10858
10859
10860
10861
10862
10863
10864
10865
10866
10867
10868
10869
10870
10871
10872
10873
10874
10875
10876
10877
10878
10879
10880
10881
10882
10883
10884
10885
10886
10887
10888
10889
10890
10891
10892
10893
10894
10895
10896
10897
10898
10899
10900
10901
10902
10903
10904
10905
10906
10907
10908
10909
10910
10911
10912
10913
10914
10915
10916
10917
10918
10919
10920
10921
10922
10923
10924
10925
10926
10927
10928
10929
10930
10931
10932
10933
10934
10935
10936
10937
10938
10939
10940
10941
10942
10943
10944
10945
10946
10947
10948
10949
10950
10951
10952
10953
10954
10955
10956
10957
10958
10959
10960
10961
10962
10963
10964
10965
10966
10967
10968
10969
10970
10971
10972
10973
10974
10975
10976
10977
10978
10979
10980
10981
10982
10983
10984
10985
10986
10987
10988
10989
10990
10991
10992
10993
10994
10995
10996
10997
10998
10999
11000
11001
11002
11003
11004
11005
11006
11007
11008
11009
11010
11011
11012
11013
11014
11015
11016
11017
11018
11019
11020
11021
11022
11023
11024
11025
11026
11027
11028
11029
11030
11031
11032
11033
11034
11035
11036
11037
11038
11039
11040
11041
11042
11043
11044
11045
11046
11047
11048
11049
11050
11051
11052
11053
11054
11055
11056
11057
11058
11059
11060
11061
11062
11063
11064
11065
11066
11067
11068
11069
11070
11071
11072
11073
11074
11075
11076
11077
11078
11079
11080
11081
11082
11083
11084
11085
11086
11087
11088
11089
11090
11091
11092
11093
11094
11095
11096
11097
11098
11099
11100
11101
11102
11103
11104
11105
11106
11107
11108
11109
11110
11111
11112
11113
11114
11115
11116
11117
11118
11119
11120
11121
11122
11123
11124
11125
11126
11127
11128
11129
11130
11131
11132
11133
11134
11135
11136
11137
11138
11139
11140
11141
11142
11143
11144
11145
11146
11147
11148
11149
11150
11151
11152
11153
11154
11155
11156
11157
11158
11159
11160
11161
11162
11163
11164
11165
11166
11167
11168
11169
11170
11171
11172
11173
11174
11175
11176
11177
11178
11179
11180
11181
11182
11183
11184
11185
11186
11187
11188
11189
11190
11191
11192
11193
11194
11195
11196
11197
11198
11199
11200
11201
11202
11203
11204
11205
11206
11207
11208
11209
11210
11211
11212
11213
11214
11215
11216
11217
11218
11219
11220
11221
11222
11223
11224
11225
11226
11227
11228
11229
11230
11231
11232
11233
11234
11235
11236
11237
11238
11239
11240
11241
11242
11243
11244
11245
11246
11247
11248
11249
11250
11251
11252
11253
11254
11255
11256
11257
11258
11259
11260
11261
11262
11263
11264
11265
11266
11267
11268
11269
11270
11271
11272
11273
11274
11275
11276
11277
11278
11279
11280
11281
11282
11283
11284
11285
11286
11287
11288
11289
11290
11291
11292
11293
11294
11295
11296
11297
11298
11299
11300
11301
11302
11303
11304
11305
11306
11307
11308
11309
11310
11311
11312
11313
11314
11315
11316
11317
11318
11319
11320
11321
11322
11323
11324
11325
11326
11327
11328
11329
11330
11331
11332
11333
11334
11335
11336
11337
11338
11339
11340
11341
11342
11343
11344
11345
11346
11347
11348
11349
11350
11351
11352
11353
11354
11355
11356
11357
11358
11359
11360
11361
11362
11363
11364
11365
11366
11367
11368
11369
11370
11371
11372
11373
11374
11375
11376
11377
11378
11379
11380
11381
11382
11383
11384
11385
11386
11387
11388
11389
11390
11391
11392
11393
11394
11395
11396
11397
11398
11399
11400
11401
11402
11403
11404
11405
11406
11407
11408
11409
11410
11411
11412
11413
11414
11415
11416
11417
11418
11419
11420
11421
11422
11423
11424
11425
11426
11427
11428
11429
11430
11431
11432
11433
11434
11435
11436
11437
11438
11439
11440
11441
11442
11443
11444
11445
11446
11447
11448
11449
11450
11451
11452
11453
11454
11455
11456
11457
11458
11459
11460
11461
11462
11463
11464
11465
11466
11467
11468
11469
11470
11471
11472
11473
11474
11475
11476
11477
11478
11479
11480
11481
11482
11483
11484
11485
11486
11487
11488
11489
11490
11491
11492
11493
11494
11495
11496
11497
11498
11499
11500
11501
11502
11503
11504
11505
11506
11507
11508
11509
11510
11511
11512
11513
11514
11515
11516
11517
11518
11519
11520
11521
11522
11523
11524
11525
11526
11527
11528
11529
11530
11531
11532
11533
11534
11535
11536
11537
11538
11539
11540
11541
11542
11543
11544
11545
11546
11547
11548
11549
11550
11551
11552
11553
11554
11555
11556
11557
11558
11559
11560
11561
11562
11563
11564
11565
11566
11567
11568
11569
11570
11571
11572
11573
11574
11575
11576
11577
11578
11579
11580
11581
11582
11583
11584
11585
11586
11587
11588
11589
11590
11591
11592
11593
11594
11595
11596
11597
11598
11599
11600
11601
11602
11603
11604
11605
11606
11607
11608
11609
11610
11611
11612
11613
11614
11615
11616
11617
11618
11619
11620
11621
11622
11623
11624
11625
11626
11627
11628
11629
11630
11631
11632
11633
11634
11635
11636
11637
11638
11639
11640
11641
11642
11643
11644
11645
11646
11647
11648
11649
11650
11651
11652
11653
11654
11655
11656
11657
11658
11659
11660
11661
11662
11663
11664
11665
11666
11667
11668
11669
11670
11671
11672
11673
11674
11675
11676
11677
11678
11679
11680
11681
11682
11683
11684
11685
11686
11687
11688
11689
11690
11691
11692
11693
11694
11695
11696
11697
11698
11699
11700
11701
11702
11703
11704
11705
11706
11707
11708
11709
11710
11711
11712
11713
11714
11715
11716
11717
11718
11719
11720
11721
11722
11723
11724
11725
11726
11727
11728
11729
11730
11731
11732
11733
11734
11735
11736
11737
11738
11739
11740
11741
11742
11743
11744
11745
11746
11747
11748
11749
11750
11751
11752
11753
11754
11755
11756
11757
11758
11759
11760
11761
11762
11763
11764
11765
11766
11767
11768
11769
11770
11771
11772
11773
11774
11775
11776
11777
11778
11779
11780
11781
11782
11783
11784
11785
11786
11787
11788
11789
11790
11791
11792
11793
11794
11795
11796
11797
11798
11799
11800
11801
11802
11803
11804
11805
11806
11807
11808
11809
11810
11811
11812
11813
11814
11815
11816
11817
11818
11819
11820
11821
11822
11823
11824
11825
11826
11827
11828
11829
11830
11831
11832
11833
11834
11835
11836
11837
11838
11839
11840
11841
11842
11843
11844
11845
11846
11847
11848
11849
11850
11851
11852
11853
11854
11855
11856
11857
11858
11859
11860
11861
11862
11863
11864
11865
11866
11867
11868
11869
11870
11871
11872
11873
11874
11875
11876
11877
11878
11879
11880
11881
11882
11883
11884
11885
11886
11887
11888
11889
11890
11891
11892
11893
11894
11895
11896
11897
11898
11899
11900
11901
11902
11903
11904
11905
11906
11907
11908
11909
11910
11911
11912
11913
11914
11915
11916
11917
11918
11919
11920
11921
11922
11923
11924
11925
11926
11927
11928
11929
11930
11931
11932
11933
11934
11935
11936
11937
11938
11939
11940
11941
11942
11943
11944
11945
11946
11947
11948
11949
11950
11951
11952
11953
11954
11955
11956
11957
11958
11959
11960
11961
11962
11963
11964
11965
11966
11967
11968
11969
11970
11971
11972
11973
11974
11975
11976
11977
11978
11979
11980
11981
11982
11983
11984
11985
11986
11987
11988
11989
11990
11991
11992
11993
11994
11995
11996
11997
11998
11999
12000
12001
12002
12003
12004
12005
12006
12007
12008
12009
12010
12011
12012
12013
12014
12015
12016
12017
12018
12019
12020
12021
12022
12023
12024
12025
12026
12027
12028
12029
12030
12031
12032
12033
12034
12035
12036
12037
12038
12039
12040
12041
12042
12043
12044
12045
12046
12047
12048
12049
12050
12051
12052
12053
12054
12055
12056
12057
12058
12059
12060
12061
12062
12063
12064
12065
12066
12067
12068
12069
12070
12071
12072
12073
12074
12075
12076
12077
12078
12079
12080
12081
12082
12083
12084
12085
12086
12087
12088
12089
12090
12091
12092
12093
12094
12095
12096
12097
12098
12099
12100
12101
12102
12103
12104
12105
12106
12107
12108
12109
12110
12111
12112
12113
12114
12115
12116
12117
12118
12119
12120
12121
12122
12123
12124
12125
12126
12127
12128
12129
12130
12131
12132
12133
12134
12135
12136
12137
12138
12139
12140
12141
12142
12143
12144
12145
12146
12147
12148
12149
12150
12151
12152
12153
12154
12155
12156
12157
12158
12159
12160
12161
12162
12163
12164
12165
12166
12167
12168
12169
12170
12171
12172
12173
12174
12175
12176
12177
12178
12179
12180
12181
12182
12183
12184
12185
12186
12187
12188
12189
12190
12191
12192
12193
12194
12195
12196
12197
12198
12199
12200
12201
12202
12203
12204
12205
12206
12207
12208
12209
12210
12211
12212
12213
12214
12215
12216
12217
12218
12219
12220
12221
12222
12223
12224
12225
12226
12227
12228
12229
12230
12231
12232
12233
12234
12235
12236
12237
12238
12239
12240
12241
12242
12243
12244
12245
12246
12247
12248
12249
12250
12251
12252
12253
12254
12255
12256
12257
12258
12259
12260
12261
12262
12263
12264
12265
12266
12267
12268
12269
12270
12271
12272
12273
12274
12275
12276
12277
12278
12279
12280
12281
12282
12283
12284
12285
12286
12287
12288
12289
12290
12291
12292
12293
12294
12295
12296
12297
12298
12299
12300
12301
12302
12303
12304
12305
12306
12307
12308
12309
12310
12311
12312
12313
12314
12315
12316
12317
12318
12319
12320
12321
12322
12323
12324
12325
12326
12327
12328
12329
12330
12331
12332
12333
12334
12335
12336
12337
12338
12339
12340
12341
12342
12343
12344
12345
12346
12347
12348
12349
12350
12351
12352
12353
12354
12355
12356
12357
12358
12359
12360
12361
12362
12363
12364
12365
12366
12367
12368
12369
12370
12371
12372
12373
12374
12375
12376
12377
12378
12379
12380
12381
12382
12383
12384
12385
12386
12387
12388
12389
12390
12391
12392
12393
12394
12395
12396
12397
12398
12399
12400
12401
12402
12403
12404
12405
12406
12407
12408
12409
12410
12411
12412
12413
12414
12415
12416
12417
12418
12419
12420
12421
12422
12423
12424
12425
12426
12427
12428
12429
12430
12431
12432
12433
12434
12435
12436
12437
12438
12439
12440
12441
12442
12443
12444
12445
12446
12447
12448
12449
12450
12451
12452
12453
12454
12455
12456
12457
12458
12459
12460
12461
12462
12463
12464
12465
12466
12467
12468
12469
12470
12471
12472
12473
12474
12475
12476
12477
12478
12479
12480
12481
12482
12483
12484
12485
12486
12487
12488
12489
12490
12491
12492
12493
12494
12495
12496
12497
12498
12499
12500
12501
12502
12503
12504
12505
12506
12507
12508
12509
12510
12511
12512
12513
12514
12515
12516
12517
12518
12519
12520
12521
12522
12523
12524
12525
12526
12527
12528
12529
12530
12531
12532
12533
12534
12535
12536
12537
12538
12539
12540
12541
12542
12543
12544
12545
12546
12547
12548
12549
12550
12551
12552
12553
12554
12555
12556
12557
12558
12559
12560
12561
12562
12563
12564
12565
12566
12567
12568
12569
12570
12571
12572
12573
12574
12575
12576
12577
12578
12579
12580
12581
12582
12583
12584
12585
12586
12587
12588
12589
12590
12591
12592
12593
12594
12595
12596
12597
12598
12599
12600
12601
12602
12603
12604
12605
12606
12607
12608
12609
12610
12611
12612
12613
12614
12615
12616
12617
12618
12619
12620
12621
12622
12623
12624
12625
12626
12627
12628
12629
12630
12631
12632
12633
12634
12635
12636
12637
12638
12639
12640
12641
12642
12643
12644
12645
12646
12647
12648
12649
12650
12651
12652
12653
12654
12655
12656
12657
12658
12659
12660
12661
12662
12663
12664
12665
12666
12667
12668
12669
12670
12671
12672
12673
12674
12675
12676
12677
12678
12679
12680
12681
12682
12683
12684
12685
12686
12687
12688
12689
12690
12691
12692
12693
12694
12695
12696
12697
12698
12699
12700
12701
12702
12703
12704
12705
12706
12707
12708
12709
12710
12711
12712
12713
12714
12715
12716
12717
12718
12719
12720
12721
12722
12723
12724
12725
12726
12727
12728
12729
12730
12731
12732
12733
12734
12735
12736
12737
12738
12739
12740
12741
12742
12743
12744
12745
12746
12747
12748
12749
12750
12751
12752
12753
12754
12755
12756
12757
12758
12759
12760
12761
12762
12763
12764
12765
12766
12767
12768
12769
12770
12771
12772
12773
12774
12775
12776
12777
12778
12779
12780
12781
12782
12783
12784
12785
12786
12787
12788
12789
12790
12791
12792
12793
12794
12795
12796
12797
12798
12799
12800
12801
12802
12803
12804
12805
12806
12807
12808
12809
12810
12811
12812
12813
12814
12815
12816
12817
12818
12819
12820
12821
12822
12823
12824
12825
12826
12827
12828
12829
12830
12831
12832
12833
12834
12835
12836
12837
12838
12839
12840
12841
12842
12843
12844
12845
12846
12847
12848
12849
12850
12851
12852
12853
12854
12855
12856
12857
12858
12859
12860
12861
12862
12863
12864
12865
12866
12867
12868
12869
12870
12871
12872
12873
12874
12875
12876
12877
12878
12879
12880
12881
12882
12883
12884
12885
12886
12887
12888
12889
12890
12891
12892
12893
12894
12895
12896
12897
12898
12899
12900
12901
12902
12903
12904
12905
12906
12907
12908
12909
12910
12911
12912
12913
12914
12915
12916
12917
12918
12919
12920
12921
12922
12923
12924
12925
12926
12927
12928
12929
12930
12931
12932
12933
12934
12935
12936
12937
12938
12939
12940
12941
12942
12943
12944
12945
12946
12947
12948
12949
12950
12951
12952
12953
12954
12955
12956
12957
12958
12959
12960
12961
12962
12963
12964
12965
12966
12967
12968
12969
12970
12971
12972
12973
12974
12975
12976
12977
12978
12979
12980
12981
12982
12983
12984
12985
12986
12987
12988
12989
12990
12991
12992
12993
12994
12995
12996
12997
12998
12999
13000
13001
13002
13003
13004
13005
13006
13007
13008
13009
13010
13011
13012
13013
13014
13015
13016
13017
13018
13019
13020
13021
13022
13023
13024
13025
13026
13027
13028
13029
13030
13031
13032
13033
13034
13035
13036
13037
13038
13039
13040
13041
13042
13043
13044
13045
13046
13047
13048
13049
13050
13051
13052
13053
13054
13055
13056
13057
13058
13059
13060
13061
13062
13063
13064
13065
13066
13067
13068
13069
13070
13071
13072
13073
13074
13075
13076
13077
13078
13079
13080
13081
13082
13083
13084
13085
13086
13087
13088
13089
13090
13091
13092
13093
13094
13095
13096
13097
13098
13099
13100
13101
13102
13103
13104
13105
13106
13107
13108
13109
13110
13111
13112
13113
13114
13115
13116
13117
13118
13119
13120
13121
13122
13123
13124
13125
13126
13127
13128
13129
13130
13131
13132
13133
13134
13135
13136
13137
13138
13139
13140
13141
13142
13143
13144
13145
13146
13147
13148
13149
13150
13151
13152
13153
13154
13155
13156
13157
13158
13159
13160
13161
13162
13163
13164
13165
13166
13167
13168
13169
13170
13171
13172
13173
13174
13175
13176
13177
13178
13179
13180
13181
13182
13183
13184
13185
13186
13187
13188
13189
13190
13191
13192
13193
13194
13195
13196
13197
13198
13199
13200
13201
13202
13203
13204
13205
13206
13207
13208
13209
13210
13211
13212
13213
13214
13215
13216
13217
13218
13219
13220
13221
13222
13223
13224
13225
13226
13227
13228
13229
13230
13231
13232
13233
13234
13235
13236
13237
13238
13239
13240
13241
13242
13243
13244
13245
13246
13247
13248
13249
13250
13251
13252
13253
13254
13255
13256
13257
13258
13259
13260
13261
13262
13263
13264
13265
13266
13267
13268
13269
13270
13271
13272
13273
13274
13275
13276
13277
13278
13279
13280
13281
13282
13283
13284
13285
13286
13287
13288
13289
13290
13291
13292
13293
13294
13295
13296
13297
13298
13299
13300
13301
13302
13303
13304
13305
13306
13307
13308
13309
13310
13311
13312
13313
13314
13315
13316
13317
13318
13319
13320
13321
13322
13323
13324
13325
13326
13327
13328
13329
13330
13331
13332
13333
13334
13335
13336
13337
13338
13339
13340
13341
13342
13343
13344
13345
13346
13347
13348
13349
13350
13351
13352
13353
13354
13355
13356
13357
13358
13359
13360
13361
13362
13363
13364
13365
13366
13367
13368
13369
13370
13371
13372
13373
13374
13375
13376
13377
13378
13379
13380
13381
13382
13383
13384
13385
13386
13387
13388
13389
13390
13391
13392
13393
13394
13395
13396
13397
13398
13399
13400
13401
13402
13403
13404
13405
13406
13407
13408
13409
13410
13411
13412
13413
13414
13415
13416
13417
13418
13419
13420
13421
13422
13423
13424
13425
13426
13427
13428
13429
13430
13431
13432
13433
13434
13435
13436
13437
13438
13439
13440
13441
13442
13443
13444
13445
13446
13447
13448
13449
13450
13451
13452
13453
13454
13455
13456
13457
13458
13459
13460
13461
13462
13463
13464
13465
13466
13467
13468
13469
13470
13471
13472
13473
13474
13475
13476
13477
13478
13479
13480
13481
13482
13483
13484
13485
13486
13487
13488
13489
13490
13491
13492
13493
13494
13495
13496
13497
13498
13499
13500
13501
13502
13503
13504
13505
13506
13507
13508
13509
13510
13511
13512
13513
13514
13515
13516
13517
13518
13519
13520
13521
13522
13523
13524
13525
13526
13527
13528
13529
13530
13531
13532
13533
13534
13535
13536
13537
13538
13539
13540
13541
13542
13543
13544
13545
13546
13547
13548
13549
13550
13551
13552
13553
13554
13555
13556
13557
13558
13559
13560
13561
13562
13563
13564
13565
13566
13567
13568
13569
13570
13571
13572
13573
13574
13575
13576
13577
13578
13579
13580
13581
13582
13583
13584
13585
13586
13587
13588
13589
13590
13591
13592
13593
13594
13595
13596
13597
13598
13599
13600
13601
13602
13603
13604
13605
13606
13607
13608
13609
13610
13611
13612
13613
13614
13615
13616
13617
13618
13619
13620
13621
13622
13623
13624
13625
13626
13627
13628
13629
13630
13631
13632
13633
13634
13635
13636
13637
13638
13639
13640
13641
13642
13643
13644
13645
13646
13647
13648
13649
13650
13651
13652
13653
13654
13655
13656
13657
13658
13659
13660
13661
13662
13663
13664
13665
13666
13667
13668
13669
13670
13671
13672
13673
13674
13675
13676
13677
13678
13679
13680
13681
13682
13683
13684
13685
13686
13687
13688
13689
13690
13691
13692
13693
13694
13695
13696
13697
13698
13699
13700
13701
13702
13703
13704
13705
13706
13707
13708
13709
13710
13711
13712
13713
13714
13715
13716
13717
13718
13719
13720
13721
13722
13723
13724
13725
13726
13727
13728
13729
13730
13731
13732
13733
13734
13735
13736
13737
13738
13739
13740
13741
13742
13743
13744
13745
13746
13747
13748
13749
13750
13751
13752
13753
13754
13755
13756
13757
13758
13759
13760
13761
13762
13763
13764
13765
13766
13767
13768
13769
13770
13771
13772
13773
13774
13775
13776
13777
13778
13779
13780
13781
13782
13783
13784
13785
13786
13787
13788
13789
13790
13791
13792
13793
13794
13795
13796
13797
13798
13799
13800
13801
13802
13803
13804
13805
13806
13807
13808
13809
13810
13811
13812
13813
13814
13815
13816
13817
13818
13819
13820
13821
13822
13823
13824
13825
13826
13827
13828
13829
13830
13831
13832
13833
13834
13835
13836
13837
13838
13839
13840
13841
13842
13843
13844
13845
13846
13847
13848
13849
13850
13851
13852
13853
13854
13855
13856
13857
13858
13859
13860
13861
13862
13863
13864
13865
13866
13867
13868
13869
13870
13871
13872
13873
13874
13875
13876
13877
13878
13879
13880
13881
13882
13883
13884
13885
13886
13887
13888
13889
13890
13891
13892
13893
13894
13895
13896
13897
13898
13899
13900
13901
13902
13903
13904
13905
13906
13907
13908
13909
13910
13911
13912
13913
13914
13915
13916
13917
13918
13919
13920
13921
13922
13923
13924
13925
13926
13927
13928
13929
13930
13931
13932
13933
13934
13935
13936
13937
13938
13939
13940
13941
13942
13943
13944
13945
13946
13947
13948
13949
13950
13951
13952
13953
13954
13955
13956
13957
13958
13959
13960
13961
13962
13963
13964
13965
13966
13967
13968
13969
13970
13971
13972
13973
13974
13975
13976
13977
13978
13979
13980
13981
13982
13983
13984
13985
13986
13987
13988
13989
13990
13991
13992
13993
13994
13995
13996
13997
13998
13999
14000
14001
14002
14003
14004
14005
14006
14007
14008
14009
14010
14011
14012
14013
14014
14015
14016
14017
14018
14019
14020
14021
14022
14023
14024
14025
14026
14027
14028
14029
14030
14031
14032
14033
14034
14035
14036
14037
14038
14039
14040
14041
14042
14043
14044
14045
14046
14047
14048
14049
14050
14051
14052
14053
14054
14055
14056
14057
14058
14059
14060
14061
14062
14063
14064
14065
14066
14067
14068
14069
14070
14071
14072
14073
14074
14075
14076
14077
14078
14079
14080
14081
14082
14083
14084
14085
14086
14087
14088
14089
14090
14091
14092
14093
14094
14095
14096
14097
14098
14099
14100
14101
14102
14103
14104
14105
14106
14107
14108
14109
14110
14111
14112
14113
14114
14115
14116
14117
14118
14119
14120
14121
14122
14123
14124
14125
14126
14127
14128
14129
14130
14131
14132
14133
14134
14135
14136
14137
14138
14139
14140
14141
14142
14143
14144
14145
14146
14147
14148
14149
14150
14151
14152
14153
14154
14155
14156
14157
14158
14159
14160
14161
14162
14163
14164
14165
14166
14167
14168
14169
14170
14171
14172
14173
14174
14175
14176
14177
14178
14179
14180
14181
14182
14183
14184
14185
14186
14187
14188
14189
14190
14191
14192
14193
14194
14195
14196
14197
14198
14199
14200
14201
14202
14203
14204
14205
14206
14207
14208
14209
14210
14211
14212
14213
14214
14215
14216
14217
14218
14219
14220
14221
14222
14223
14224
14225
14226
14227
14228
14229
14230
14231
14232
14233
14234
14235
14236
14237
14238
14239
14240
14241
14242
14243
14244
14245
14246
14247
14248
14249
14250
14251
14252
14253
14254
14255
14256
14257
14258
14259
14260
14261
14262
14263
14264
14265
14266
14267
14268
14269
14270
14271
14272
14273
14274
14275
14276
14277
14278
14279
14280
14281
14282
14283
14284
14285
14286
14287
14288
14289
14290
14291
14292
14293
14294
14295
14296
14297
14298
14299
14300
14301
14302
14303
14304
14305
14306
14307
14308
14309
14310
14311
14312
14313
14314
14315
14316
14317
14318
14319
14320
14321
14322
14323
14324
14325
14326
14327
14328
14329
14330
14331
14332
14333
14334
14335
14336
14337
14338
14339
14340
14341
14342
14343
14344
14345
14346
14347
14348
14349
14350
14351
14352
14353
14354
14355
14356
14357
14358
14359
14360
14361
14362
14363
14364
14365
14366
14367
14368
14369
14370
14371
14372
14373
14374
14375
14376
14377
14378
14379
14380
14381
14382
14383
14384
14385
14386
14387
14388
14389
14390
14391
14392
14393
14394
14395
14396
14397
14398
14399
14400
14401
14402
14403
14404
14405
14406
14407
14408
14409
14410
14411
14412
14413
14414
14415
14416
14417
14418
14419
14420
14421
14422
14423
14424
14425
14426
14427
14428
14429
14430
14431
14432
14433
14434
14435
14436
14437
14438
14439
14440
14441
14442
14443
14444
14445
14446
14447
14448
14449
14450
14451
14452
14453
14454
14455
14456
14457
14458
14459
14460
14461
14462
14463
14464
14465
14466
14467
14468
14469
14470
14471
14472
14473
14474
14475
14476
14477
14478
14479
14480
14481
14482
14483
14484
14485
14486
14487
14488
14489
14490
14491
14492
14493
14494
14495
14496
14497
14498
14499
14500
14501
14502
14503
14504
14505
14506
14507
14508
14509
14510
14511
14512
14513
14514
14515
14516
14517
14518
14519
14520
14521
14522
14523
14524
14525
14526
14527
14528
14529
14530
14531
14532
14533
14534
14535
14536
14537
14538
14539
14540
14541
14542
14543
14544
14545
14546
14547
14548
14549
14550
14551
14552
14553
14554
14555
14556
14557
14558
14559
14560
14561
14562
14563
14564
14565
14566
14567
14568
14569
14570
14571
14572
14573
14574
14575
14576
14577
14578
14579
14580
14581
14582
14583
14584
14585
14586
14587
14588
14589
14590
14591
14592
14593
14594
14595
14596
14597
14598
14599
14600
14601
14602
14603
14604
14605
14606
14607
14608
14609
14610
14611
14612
14613
14614
14615
14616
14617
14618
14619
14620
14621
14622
14623
14624
14625
14626
14627
14628
14629
14630
14631
14632
14633
14634
14635
14636
14637
14638
14639
14640
14641
14642
14643
14644
14645
14646
14647
14648
14649
14650
14651
14652
14653
14654
14655
14656
14657
14658
14659
14660
14661
14662
14663
14664
14665
14666
14667
14668
14669
14670
14671
14672
14673
14674
14675
14676
14677
14678
14679
14680
14681
14682
14683
14684
14685
14686
14687
14688
14689
14690
14691
14692
14693
14694
14695
14696
14697
14698
14699
14700
14701
14702
14703
14704
14705
14706
14707
14708
14709
14710
14711
14712
14713
14714
14715
14716
14717
14718
14719
14720
14721
14722
14723
14724
14725
14726
14727
14728
14729
14730
14731
14732
14733
14734
14735
14736
14737
14738
14739
14740
14741
14742
14743
14744
14745
14746
14747
14748
14749
14750
14751
14752
14753
14754
14755
14756
14757
14758
14759
14760
14761
14762
14763
14764
14765
14766
14767
14768
14769
14770
14771
14772
14773
14774
14775
14776
14777
14778
14779
14780
14781
14782
14783
14784
14785
14786
14787
14788
14789
14790
14791
14792
14793
14794
14795
14796
14797
14798
14799
14800
14801
14802
14803
14804
14805
14806
14807
14808
14809
14810
14811
14812
14813
14814
14815
14816
14817
14818
14819
14820
14821
14822
14823
14824
14825
14826
14827
14828
14829
14830
14831
14832
14833
14834
14835
14836
14837
14838
14839
14840
14841
14842
14843
14844
14845
14846
14847
14848
14849
14850
14851
14852
14853
14854
14855
14856
14857
14858
14859
14860
14861
14862
14863
14864
14865
14866
14867
14868
14869
14870
14871
14872
14873
14874
14875
14876
14877
14878
14879
14880
14881
14882
14883
14884
14885
14886
14887
14888
14889
14890
14891
14892
14893
14894
14895
14896
14897
14898
14899
14900
14901
14902
14903
14904
14905
14906
14907
14908
14909
14910
14911
14912
14913
14914
14915
14916
14917
14918
14919
14920
14921
14922
14923
14924
14925
14926
14927
14928
14929
14930
14931
14932
14933
14934
14935
14936
14937
14938
14939
14940
14941
14942
14943
14944
14945
14946
14947
14948
14949
14950
14951
14952
14953
14954
14955
14956
14957
14958
14959
14960
14961
14962
14963
14964
14965
14966
14967
14968
14969
14970
14971
14972
14973
14974
14975
14976
14977
14978
14979
14980
14981
14982
14983
14984
14985
14986
14987
14988
14989
14990
14991
14992
14993
14994
14995
14996
14997
14998
14999
15000
15001
15002
15003
15004
15005
15006
15007
15008
15009
15010
15011
15012
15013
15014
15015
15016
15017
15018
15019
15020
15021
15022
15023
15024
15025
15026
15027
15028
15029
15030
15031
15032
15033
15034
15035
15036
15037
15038
15039
15040
15041
15042
15043
15044
15045
15046
15047
15048
15049
15050
15051
15052
15053
15054
15055
15056
15057
15058
15059
15060
15061
15062
15063
15064
15065
15066
15067
15068
15069
15070
15071
15072
15073
15074
15075
15076
15077
15078
15079
15080
15081
15082
15083
15084
15085
15086
15087
15088
15089
15090
15091
15092
15093
15094
15095
15096
15097
15098
15099
15100
15101
15102
15103
15104
15105
15106
15107
15108
15109
15110
15111
15112
15113
15114
15115
15116
15117
15118
15119
15120
15121
15122
15123
15124
15125
15126
15127
15128
15129
15130
15131
15132
15133
15134
15135
15136
15137
15138
15139
15140
15141
15142
15143
15144
15145
15146
15147
15148
15149
15150
15151
15152
15153
15154
15155
15156
15157
15158
15159
15160
15161
15162
15163
15164
15165
15166
15167
15168
15169
15170
15171
15172
15173
15174
15175
15176
15177
15178
15179
15180
15181
15182
15183
15184
15185
15186
15187
15188
15189
15190
15191
15192
15193
15194
15195
15196
15197
15198
15199
15200
15201
15202
15203
15204
15205
15206
15207
15208
15209
15210
15211
15212
15213
15214
15215
15216
15217
15218
15219
15220
15221
15222
15223
15224
15225
15226
15227
15228
15229
15230
15231
15232
15233
15234
15235
15236
15237
15238
15239
15240
15241
15242
15243
15244
15245
15246
15247
15248
15249
15250
15251
15252
15253
15254
15255
15256
15257
15258
15259
15260
15261
15262
15263
15264
15265
15266
15267
15268
15269
15270
15271
15272
15273
15274
15275
15276
15277
15278
15279
15280
15281
15282
15283
15284
15285
15286
15287
15288
15289
15290
15291
15292
15293
15294
15295
15296
15297
15298
15299
15300
15301
15302
15303
15304
15305
15306
15307
15308
15309
15310
15311
15312
15313
15314
15315
15316
15317
15318
15319
15320
15321
15322
/*	$OpenBSD: if_icereg.h,v 1.1 2024/11/08 12:17:07 stsp Exp $	*/

/*  Copyright (c) 2024, Intel Corporation
 *  All rights reserved.
 *
 *  Redistribution and use in source and binary forms, with or without
 *  modification, are permitted provided that the following conditions are met:
 *
 *   1. Redistributions of source code must retain the above copyright notice,
 *      this list of conditions and the following disclaimer.
 *
 *   2. Redistributions in binary form must reproduce the above copyright
 *      notice, this list of conditions and the following disclaimer in the
 *      documentation and/or other materials provided with the distribution.
 *
 *   3. Neither the name of the Intel Corporation nor the names of its
 *      contributors may be used to endorse or promote products derived from
 *      this software without specific prior written permission.
 *
 *  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 *  AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 *  IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 *  ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
 *  LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 *  CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 *  SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 *  INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 *  CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 *  ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 *  POSSIBILITY OF SUCH DAMAGE.
 */

/* Machine generated file. Do not edit. */

#ifndef _ICE_HW_AUTOGEN_H_
#define _ICE_HW_AUTOGEN_H_

/* portability goo */
#define BIT(x)	(1UL << (x))
#define BIT_ULL(x) (1ULL << (x))
#define MAKEMASK(_m, _s) ((_m) << (_s))

#define GL_HIDA(_i)			(0x00082000 + ((_i) * 4))
#define GL_HIBA(_i)			(0x00081000 + ((_i) * 4))
#define GL_HICR				0x00082040
#define GL_HICR_EN			0x00082044
#define GLGEN_CSR_DEBUG_C		0x00075750
#define GLNVM_GENS			0x000B6100
#define GLNVM_FLA			0x000B6108
#define GL_HIDA_MAX_INDEX		15
#define GL_HIBA_MAX_INDEX		1023
#define GL_RDPU_CNTRL				0x00052054 /* Reset Source: CORER */
#define GL_RDPU_CNTRL_RX_PAD_EN_S		0
#define GL_RDPU_CNTRL_RX_PAD_EN_M		BIT(0)
#define GL_RDPU_CNTRL_UDP_ZERO_EN_S		1
#define GL_RDPU_CNTRL_UDP_ZERO_EN_M		BIT(1)
#define GL_RDPU_CNTRL_BLNC_EN_S			2
#define GL_RDPU_CNTRL_BLNC_EN_M			BIT(2)
#define GL_RDPU_CNTRL_RECIPE_BYPASS_S		3
#define GL_RDPU_CNTRL_RECIPE_BYPASS_M		BIT(3)
#define GL_RDPU_CNTRL_RLAN_ACK_REQ_PM_TH_S	4
#define GL_RDPU_CNTRL_RLAN_ACK_REQ_PM_TH_M	MAKEMASK(0x3F, 4)
#define GL_RDPU_CNTRL_PE_ACK_REQ_PM_TH_S	10
#define GL_RDPU_CNTRL_PE_ACK_REQ_PM_TH_M	MAKEMASK(0x3F, 10)
#define GL_RDPU_CNTRL_REQ_WB_PM_TH_S		16
#define GL_RDPU_CNTRL_REQ_WB_PM_TH_M		MAKEMASK(0x1F, 16)
#define GL_RDPU_CNTRL_ECO_S			21
#define GL_RDPU_CNTRL_ECO_M			MAKEMASK(0x7FF, 21)
#define MSIX_PBA(_i)				(0x00008000 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: FLR */
#define MSIX_PBA_MAX_INDEX			2
#define MSIX_PBA_PENBIT_S			0
#define MSIX_PBA_PENBIT_M			MAKEMASK(0xFFFFFFFF, 0)
#define MSIX_TADD(_i)				(0x00000000 + ((_i) * 16)) /* _i=0...64 */ /* Reset Source: FLR */
#define MSIX_TADD_MAX_INDEX			64
#define MSIX_TADD_MSIXTADD10_S			0
#define MSIX_TADD_MSIXTADD10_M			MAKEMASK(0x3, 0)
#define MSIX_TADD_MSIXTADD_S			2
#define MSIX_TADD_MSIXTADD_M			MAKEMASK(0x3FFFFFFF, 2)
#define MSIX_TUADD(_i)				(0x00000004 + ((_i) * 16)) /* _i=0...64 */ /* Reset Source: FLR */
#define MSIX_TUADD_MAX_INDEX			64
#define MSIX_TUADD_MSIXTUADD_S			0
#define MSIX_TUADD_MSIXTUADD_M			MAKEMASK(0xFFFFFFFF, 0)
#define MSIX_TVCTRL(_i)				(0x0000000C + ((_i) * 16)) /* _i=0...64 */ /* Reset Source: FLR */
#define MSIX_TVCTRL_MAX_INDEX			64
#define MSIX_TVCTRL_MASK_S			0
#define MSIX_TVCTRL_MASK_M			BIT(0)
#define PF0_FW_HLP_ARQBAH_PAGE			0x02D00180 /* Reset Source: EMPR */
#define PF0_FW_HLP_ARQBAH_PAGE_ARQBAH_S		0
#define PF0_FW_HLP_ARQBAH_PAGE_ARQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_FW_HLP_ARQBAL_PAGE			0x02D00080 /* Reset Source: EMPR */
#define PF0_FW_HLP_ARQBAL_PAGE_ARQBAL_LSB_S	0
#define PF0_FW_HLP_ARQBAL_PAGE_ARQBAL_LSB_M	MAKEMASK(0x3F, 0)
#define PF0_FW_HLP_ARQBAL_PAGE_ARQBAL_S		6
#define PF0_FW_HLP_ARQBAL_PAGE_ARQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_FW_HLP_ARQH_PAGE			0x02D00380 /* Reset Source: EMPR */
#define PF0_FW_HLP_ARQH_PAGE_ARQH_S		0
#define PF0_FW_HLP_ARQH_PAGE_ARQH_M		MAKEMASK(0x3FF, 0)
#define PF0_FW_HLP_ARQLEN_PAGE			0x02D00280 /* Reset Source: EMPR */
#define PF0_FW_HLP_ARQLEN_PAGE_ARQLEN_S		0
#define PF0_FW_HLP_ARQLEN_PAGE_ARQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_FW_HLP_ARQLEN_PAGE_ARQVFE_S		28
#define PF0_FW_HLP_ARQLEN_PAGE_ARQVFE_M		BIT(28)
#define PF0_FW_HLP_ARQLEN_PAGE_ARQOVFL_S	29
#define PF0_FW_HLP_ARQLEN_PAGE_ARQOVFL_M	BIT(29)
#define PF0_FW_HLP_ARQLEN_PAGE_ARQCRIT_S	30
#define PF0_FW_HLP_ARQLEN_PAGE_ARQCRIT_M	BIT(30)
#define PF0_FW_HLP_ARQLEN_PAGE_ARQENABLE_S	31
#define PF0_FW_HLP_ARQLEN_PAGE_ARQENABLE_M	BIT(31)
#define PF0_FW_HLP_ARQT_PAGE			0x02D00480 /* Reset Source: EMPR */
#define PF0_FW_HLP_ARQT_PAGE_ARQT_S		0
#define PF0_FW_HLP_ARQT_PAGE_ARQT_M		MAKEMASK(0x3FF, 0)
#define PF0_FW_HLP_ATQBAH_PAGE			0x02D00100 /* Reset Source: EMPR */
#define PF0_FW_HLP_ATQBAH_PAGE_ATQBAH_S		0
#define PF0_FW_HLP_ATQBAH_PAGE_ATQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_FW_HLP_ATQBAL_PAGE			0x02D00000 /* Reset Source: EMPR */
#define PF0_FW_HLP_ATQBAL_PAGE_ATQBAL_LSB_S	0
#define PF0_FW_HLP_ATQBAL_PAGE_ATQBAL_LSB_M	MAKEMASK(0x3F, 0)
#define PF0_FW_HLP_ATQBAL_PAGE_ATQBAL_S		6
#define PF0_FW_HLP_ATQBAL_PAGE_ATQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_FW_HLP_ATQH_PAGE			0x02D00300 /* Reset Source: EMPR */
#define PF0_FW_HLP_ATQH_PAGE_ATQH_S		0
#define PF0_FW_HLP_ATQH_PAGE_ATQH_M		MAKEMASK(0x3FF, 0)
#define PF0_FW_HLP_ATQLEN_PAGE			0x02D00200 /* Reset Source: EMPR */
#define PF0_FW_HLP_ATQLEN_PAGE_ATQLEN_S		0
#define PF0_FW_HLP_ATQLEN_PAGE_ATQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_FW_HLP_ATQLEN_PAGE_ATQVFE_S		28
#define PF0_FW_HLP_ATQLEN_PAGE_ATQVFE_M		BIT(28)
#define PF0_FW_HLP_ATQLEN_PAGE_ATQOVFL_S	29
#define PF0_FW_HLP_ATQLEN_PAGE_ATQOVFL_M	BIT(29)
#define PF0_FW_HLP_ATQLEN_PAGE_ATQCRIT_S	30
#define PF0_FW_HLP_ATQLEN_PAGE_ATQCRIT_M	BIT(30)
#define PF0_FW_HLP_ATQLEN_PAGE_ATQENABLE_S	31
#define PF0_FW_HLP_ATQLEN_PAGE_ATQENABLE_M	BIT(31)
#define PF0_FW_HLP_ATQT_PAGE			0x02D00400 /* Reset Source: EMPR */
#define PF0_FW_HLP_ATQT_PAGE_ATQT_S		0
#define PF0_FW_HLP_ATQT_PAGE_ATQT_M		MAKEMASK(0x3FF, 0)
#define PF0_FW_PSM_ARQBAH_PAGE			0x02D40180 /* Reset Source: EMPR */
#define PF0_FW_PSM_ARQBAH_PAGE_ARQBAH_S		0
#define PF0_FW_PSM_ARQBAH_PAGE_ARQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_FW_PSM_ARQBAL_PAGE			0x02D40080 /* Reset Source: EMPR */
#define PF0_FW_PSM_ARQBAL_PAGE_ARQBAL_LSB_S	0
#define PF0_FW_PSM_ARQBAL_PAGE_ARQBAL_LSB_M	MAKEMASK(0x3F, 0)
#define PF0_FW_PSM_ARQBAL_PAGE_ARQBAL_S		6
#define PF0_FW_PSM_ARQBAL_PAGE_ARQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_FW_PSM_ARQH_PAGE			0x02D40380 /* Reset Source: EMPR */
#define PF0_FW_PSM_ARQH_PAGE_ARQH_S		0
#define PF0_FW_PSM_ARQH_PAGE_ARQH_M		MAKEMASK(0x3FF, 0)
#define PF0_FW_PSM_ARQLEN_PAGE			0x02D40280 /* Reset Source: EMPR */
#define PF0_FW_PSM_ARQLEN_PAGE_ARQLEN_S		0
#define PF0_FW_PSM_ARQLEN_PAGE_ARQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_FW_PSM_ARQLEN_PAGE_ARQVFE_S		28
#define PF0_FW_PSM_ARQLEN_PAGE_ARQVFE_M		BIT(28)
#define PF0_FW_PSM_ARQLEN_PAGE_ARQOVFL_S	29
#define PF0_FW_PSM_ARQLEN_PAGE_ARQOVFL_M	BIT(29)
#define PF0_FW_PSM_ARQLEN_PAGE_ARQCRIT_S	30
#define PF0_FW_PSM_ARQLEN_PAGE_ARQCRIT_M	BIT(30)
#define PF0_FW_PSM_ARQLEN_PAGE_ARQENABLE_S	31
#define PF0_FW_PSM_ARQLEN_PAGE_ARQENABLE_M	BIT(31)
#define PF0_FW_PSM_ARQT_PAGE			0x02D40480 /* Reset Source: EMPR */
#define PF0_FW_PSM_ARQT_PAGE_ARQT_S		0
#define PF0_FW_PSM_ARQT_PAGE_ARQT_M		MAKEMASK(0x3FF, 0)
#define PF0_FW_PSM_ATQBAH_PAGE			0x02D40100 /* Reset Source: EMPR */
#define PF0_FW_PSM_ATQBAH_PAGE_ATQBAH_S		0
#define PF0_FW_PSM_ATQBAH_PAGE_ATQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_FW_PSM_ATQBAL_PAGE			0x02D40000 /* Reset Source: EMPR */
#define PF0_FW_PSM_ATQBAL_PAGE_ATQBAL_LSB_S	0
#define PF0_FW_PSM_ATQBAL_PAGE_ATQBAL_LSB_M	MAKEMASK(0x3F, 0)
#define PF0_FW_PSM_ATQBAL_PAGE_ATQBAL_S		6
#define PF0_FW_PSM_ATQBAL_PAGE_ATQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_FW_PSM_ATQH_PAGE			0x02D40300 /* Reset Source: EMPR */
#define PF0_FW_PSM_ATQH_PAGE_ATQH_S		0
#define PF0_FW_PSM_ATQH_PAGE_ATQH_M		MAKEMASK(0x3FF, 0)
#define PF0_FW_PSM_ATQLEN_PAGE			0x02D40200 /* Reset Source: EMPR */
#define PF0_FW_PSM_ATQLEN_PAGE_ATQLEN_S		0
#define PF0_FW_PSM_ATQLEN_PAGE_ATQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_FW_PSM_ATQLEN_PAGE_ATQVFE_S		28
#define PF0_FW_PSM_ATQLEN_PAGE_ATQVFE_M		BIT(28)
#define PF0_FW_PSM_ATQLEN_PAGE_ATQOVFL_S	29
#define PF0_FW_PSM_ATQLEN_PAGE_ATQOVFL_M	BIT(29)
#define PF0_FW_PSM_ATQLEN_PAGE_ATQCRIT_S	30
#define PF0_FW_PSM_ATQLEN_PAGE_ATQCRIT_M	BIT(30)
#define PF0_FW_PSM_ATQLEN_PAGE_ATQENABLE_S	31
#define PF0_FW_PSM_ATQLEN_PAGE_ATQENABLE_M	BIT(31)
#define PF0_FW_PSM_ATQT_PAGE			0x02D40400 /* Reset Source: EMPR */
#define PF0_FW_PSM_ATQT_PAGE_ATQT_S		0
#define PF0_FW_PSM_ATQT_PAGE_ATQT_M		MAKEMASK(0x3FF, 0)
#define PF0_MBX_CPM_ARQBAH_PAGE			0x02D80190 /* Reset Source: CORER */
#define PF0_MBX_CPM_ARQBAH_PAGE_ARQBAH_S	0
#define PF0_MBX_CPM_ARQBAH_PAGE_ARQBAH_M	MAKEMASK(0xFFFFFFFF, 0)
#define PF0_MBX_CPM_ARQBAL_PAGE			0x02D80090 /* Reset Source: CORER */
#define PF0_MBX_CPM_ARQBAL_PAGE_ARQBAL_LSB_S	0
#define PF0_MBX_CPM_ARQBAL_PAGE_ARQBAL_LSB_M	MAKEMASK(0x3F, 0)
#define PF0_MBX_CPM_ARQBAL_PAGE_ARQBAL_S	6
#define PF0_MBX_CPM_ARQBAL_PAGE_ARQBAL_M	MAKEMASK(0x3FFFFFF, 6)
#define PF0_MBX_CPM_ARQH_PAGE			0x02D80390 /* Reset Source: CORER */
#define PF0_MBX_CPM_ARQH_PAGE_ARQH_S		0
#define PF0_MBX_CPM_ARQH_PAGE_ARQH_M		MAKEMASK(0x3FF, 0)
#define PF0_MBX_CPM_ARQLEN_PAGE			0x02D80290 /* Reset Source: PFR */
#define PF0_MBX_CPM_ARQLEN_PAGE_ARQLEN_S	0
#define PF0_MBX_CPM_ARQLEN_PAGE_ARQLEN_M	MAKEMASK(0x3FF, 0)
#define PF0_MBX_CPM_ARQLEN_PAGE_ARQVFE_S	28
#define PF0_MBX_CPM_ARQLEN_PAGE_ARQVFE_M	BIT(28)
#define PF0_MBX_CPM_ARQLEN_PAGE_ARQOVFL_S	29
#define PF0_MBX_CPM_ARQLEN_PAGE_ARQOVFL_M	BIT(29)
#define PF0_MBX_CPM_ARQLEN_PAGE_ARQCRIT_S	30
#define PF0_MBX_CPM_ARQLEN_PAGE_ARQCRIT_M	BIT(30)
#define PF0_MBX_CPM_ARQLEN_PAGE_ARQENABLE_S	31
#define PF0_MBX_CPM_ARQLEN_PAGE_ARQENABLE_M	BIT(31)
#define PF0_MBX_CPM_ARQT_PAGE			0x02D80490 /* Reset Source: CORER */
#define PF0_MBX_CPM_ARQT_PAGE_ARQT_S		0
#define PF0_MBX_CPM_ARQT_PAGE_ARQT_M		MAKEMASK(0x3FF, 0)
#define PF0_MBX_CPM_ATQBAH_PAGE			0x02D80110 /* Reset Source: CORER */
#define PF0_MBX_CPM_ATQBAH_PAGE_ATQBAH_S	0
#define PF0_MBX_CPM_ATQBAH_PAGE_ATQBAH_M	MAKEMASK(0xFFFFFFFF, 0)
#define PF0_MBX_CPM_ATQBAL_PAGE			0x02D80010 /* Reset Source: CORER */
#define PF0_MBX_CPM_ATQBAL_PAGE_ATQBAL_S	6
#define PF0_MBX_CPM_ATQBAL_PAGE_ATQBAL_M	MAKEMASK(0x3FFFFFF, 6)
#define PF0_MBX_CPM_ATQH_PAGE			0x02D80310 /* Reset Source: CORER */
#define PF0_MBX_CPM_ATQH_PAGE_ATQH_S		0
#define PF0_MBX_CPM_ATQH_PAGE_ATQH_M		MAKEMASK(0x3FF, 0)
#define PF0_MBX_CPM_ATQLEN_PAGE			0x02D80210 /* Reset Source: PFR */
#define PF0_MBX_CPM_ATQLEN_PAGE_ATQLEN_S	0
#define PF0_MBX_CPM_ATQLEN_PAGE_ATQLEN_M	MAKEMASK(0x3FF, 0)
#define PF0_MBX_CPM_ATQLEN_PAGE_ATQVFE_S	28
#define PF0_MBX_CPM_ATQLEN_PAGE_ATQVFE_M	BIT(28)
#define PF0_MBX_CPM_ATQLEN_PAGE_ATQOVFL_S	29
#define PF0_MBX_CPM_ATQLEN_PAGE_ATQOVFL_M	BIT(29)
#define PF0_MBX_CPM_ATQLEN_PAGE_ATQCRIT_S	30
#define PF0_MBX_CPM_ATQLEN_PAGE_ATQCRIT_M	BIT(30)
#define PF0_MBX_CPM_ATQLEN_PAGE_ATQENABLE_S	31
#define PF0_MBX_CPM_ATQLEN_PAGE_ATQENABLE_M	BIT(31)
#define PF0_MBX_CPM_ATQT_PAGE			0x02D80410 /* Reset Source: CORER */
#define PF0_MBX_CPM_ATQT_PAGE_ATQT_S		0
#define PF0_MBX_CPM_ATQT_PAGE_ATQT_M		MAKEMASK(0x3FF, 0)
#define PF0_MBX_HLP_ARQBAH_PAGE			0x02D00190 /* Reset Source: CORER */
#define PF0_MBX_HLP_ARQBAH_PAGE_ARQBAH_S	0
#define PF0_MBX_HLP_ARQBAH_PAGE_ARQBAH_M	MAKEMASK(0xFFFFFFFF, 0)
#define PF0_MBX_HLP_ARQBAL_PAGE			0x02D00090 /* Reset Source: CORER */
#define PF0_MBX_HLP_ARQBAL_PAGE_ARQBAL_LSB_S	0
#define PF0_MBX_HLP_ARQBAL_PAGE_ARQBAL_LSB_M	MAKEMASK(0x3F, 0)
#define PF0_MBX_HLP_ARQBAL_PAGE_ARQBAL_S	6
#define PF0_MBX_HLP_ARQBAL_PAGE_ARQBAL_M	MAKEMASK(0x3FFFFFF, 6)
#define PF0_MBX_HLP_ARQH_PAGE			0x02D00390 /* Reset Source: CORER */
#define PF0_MBX_HLP_ARQH_PAGE_ARQH_S		0
#define PF0_MBX_HLP_ARQH_PAGE_ARQH_M		MAKEMASK(0x3FF, 0)
#define PF0_MBX_HLP_ARQLEN_PAGE			0x02D00290 /* Reset Source: PFR */
#define PF0_MBX_HLP_ARQLEN_PAGE_ARQLEN_S	0
#define PF0_MBX_HLP_ARQLEN_PAGE_ARQLEN_M	MAKEMASK(0x3FF, 0)
#define PF0_MBX_HLP_ARQLEN_PAGE_ARQVFE_S	28
#define PF0_MBX_HLP_ARQLEN_PAGE_ARQVFE_M	BIT(28)
#define PF0_MBX_HLP_ARQLEN_PAGE_ARQOVFL_S	29
#define PF0_MBX_HLP_ARQLEN_PAGE_ARQOVFL_M	BIT(29)
#define PF0_MBX_HLP_ARQLEN_PAGE_ARQCRIT_S	30
#define PF0_MBX_HLP_ARQLEN_PAGE_ARQCRIT_M	BIT(30)
#define PF0_MBX_HLP_ARQLEN_PAGE_ARQENABLE_S	31
#define PF0_MBX_HLP_ARQLEN_PAGE_ARQENABLE_M	BIT(31)
#define PF0_MBX_HLP_ARQT_PAGE			0x02D00490 /* Reset Source: CORER */
#define PF0_MBX_HLP_ARQT_PAGE_ARQT_S		0
#define PF0_MBX_HLP_ARQT_PAGE_ARQT_M		MAKEMASK(0x3FF, 0)
#define PF0_MBX_HLP_ATQBAH_PAGE			0x02D00110 /* Reset Source: CORER */
#define PF0_MBX_HLP_ATQBAH_PAGE_ATQBAH_S	0
#define PF0_MBX_HLP_ATQBAH_PAGE_ATQBAH_M	MAKEMASK(0xFFFFFFFF, 0)
#define PF0_MBX_HLP_ATQBAL_PAGE			0x02D00010 /* Reset Source: CORER */
#define PF0_MBX_HLP_ATQBAL_PAGE_ATQBAL_S	6
#define PF0_MBX_HLP_ATQBAL_PAGE_ATQBAL_M	MAKEMASK(0x3FFFFFF, 6)
#define PF0_MBX_HLP_ATQH_PAGE			0x02D00310 /* Reset Source: CORER */
#define PF0_MBX_HLP_ATQH_PAGE_ATQH_S		0
#define PF0_MBX_HLP_ATQH_PAGE_ATQH_M		MAKEMASK(0x3FF, 0)
#define PF0_MBX_HLP_ATQLEN_PAGE			0x02D00210 /* Reset Source: PFR */
#define PF0_MBX_HLP_ATQLEN_PAGE_ATQLEN_S	0
#define PF0_MBX_HLP_ATQLEN_PAGE_ATQLEN_M	MAKEMASK(0x3FF, 0)
#define PF0_MBX_HLP_ATQLEN_PAGE_ATQVFE_S	28
#define PF0_MBX_HLP_ATQLEN_PAGE_ATQVFE_M	BIT(28)
#define PF0_MBX_HLP_ATQLEN_PAGE_ATQOVFL_S	29
#define PF0_MBX_HLP_ATQLEN_PAGE_ATQOVFL_M	BIT(29)
#define PF0_MBX_HLP_ATQLEN_PAGE_ATQCRIT_S	30
#define PF0_MBX_HLP_ATQLEN_PAGE_ATQCRIT_M	BIT(30)
#define PF0_MBX_HLP_ATQLEN_PAGE_ATQENABLE_S	31
#define PF0_MBX_HLP_ATQLEN_PAGE_ATQENABLE_M	BIT(31)
#define PF0_MBX_HLP_ATQT_PAGE			0x02D00410 /* Reset Source: CORER */
#define PF0_MBX_HLP_ATQT_PAGE_ATQT_S		0
#define PF0_MBX_HLP_ATQT_PAGE_ATQT_M		MAKEMASK(0x3FF, 0)
#define PF0_MBX_PSM_ARQBAH_PAGE			0x02D40190 /* Reset Source: CORER */
#define PF0_MBX_PSM_ARQBAH_PAGE_ARQBAH_S	0
#define PF0_MBX_PSM_ARQBAH_PAGE_ARQBAH_M	MAKEMASK(0xFFFFFFFF, 0)
#define PF0_MBX_PSM_ARQBAL_PAGE			0x02D40090 /* Reset Source: CORER */
#define PF0_MBX_PSM_ARQBAL_PAGE_ARQBAL_LSB_S	0
#define PF0_MBX_PSM_ARQBAL_PAGE_ARQBAL_LSB_M	MAKEMASK(0x3F, 0)
#define PF0_MBX_PSM_ARQBAL_PAGE_ARQBAL_S	6
#define PF0_MBX_PSM_ARQBAL_PAGE_ARQBAL_M	MAKEMASK(0x3FFFFFF, 6)
#define PF0_MBX_PSM_ARQH_PAGE			0x02D40390 /* Reset Source: CORER */
#define PF0_MBX_PSM_ARQH_PAGE_ARQH_S		0
#define PF0_MBX_PSM_ARQH_PAGE_ARQH_M		MAKEMASK(0x3FF, 0)
#define PF0_MBX_PSM_ARQLEN_PAGE			0x02D40290 /* Reset Source: PFR */
#define PF0_MBX_PSM_ARQLEN_PAGE_ARQLEN_S	0
#define PF0_MBX_PSM_ARQLEN_PAGE_ARQLEN_M	MAKEMASK(0x3FF, 0)
#define PF0_MBX_PSM_ARQLEN_PAGE_ARQVFE_S	28
#define PF0_MBX_PSM_ARQLEN_PAGE_ARQVFE_M	BIT(28)
#define PF0_MBX_PSM_ARQLEN_PAGE_ARQOVFL_S	29
#define PF0_MBX_PSM_ARQLEN_PAGE_ARQOVFL_M	BIT(29)
#define PF0_MBX_PSM_ARQLEN_PAGE_ARQCRIT_S	30
#define PF0_MBX_PSM_ARQLEN_PAGE_ARQCRIT_M	BIT(30)
#define PF0_MBX_PSM_ARQLEN_PAGE_ARQENABLE_S	31
#define PF0_MBX_PSM_ARQLEN_PAGE_ARQENABLE_M	BIT(31)
#define PF0_MBX_PSM_ARQT_PAGE			0x02D40490 /* Reset Source: CORER */
#define PF0_MBX_PSM_ARQT_PAGE_ARQT_S		0
#define PF0_MBX_PSM_ARQT_PAGE_ARQT_M		MAKEMASK(0x3FF, 0)
#define PF0_MBX_PSM_ATQBAH_PAGE			0x02D40110 /* Reset Source: CORER */
#define PF0_MBX_PSM_ATQBAH_PAGE_ATQBAH_S	0
#define PF0_MBX_PSM_ATQBAH_PAGE_ATQBAH_M	MAKEMASK(0xFFFFFFFF, 0)
#define PF0_MBX_PSM_ATQBAL_PAGE			0x02D40010 /* Reset Source: CORER */
#define PF0_MBX_PSM_ATQBAL_PAGE_ATQBAL_S	6
#define PF0_MBX_PSM_ATQBAL_PAGE_ATQBAL_M	MAKEMASK(0x3FFFFFF, 6)
#define PF0_MBX_PSM_ATQH_PAGE			0x02D40310 /* Reset Source: CORER */
#define PF0_MBX_PSM_ATQH_PAGE_ATQH_S		0
#define PF0_MBX_PSM_ATQH_PAGE_ATQH_M		MAKEMASK(0x3FF, 0)
#define PF0_MBX_PSM_ATQLEN_PAGE			0x02D40210 /* Reset Source: PFR */
#define PF0_MBX_PSM_ATQLEN_PAGE_ATQLEN_S	0
#define PF0_MBX_PSM_ATQLEN_PAGE_ATQLEN_M	MAKEMASK(0x3FF, 0)
#define PF0_MBX_PSM_ATQLEN_PAGE_ATQVFE_S	28
#define PF0_MBX_PSM_ATQLEN_PAGE_ATQVFE_M	BIT(28)
#define PF0_MBX_PSM_ATQLEN_PAGE_ATQOVFL_S	29
#define PF0_MBX_PSM_ATQLEN_PAGE_ATQOVFL_M	BIT(29)
#define PF0_MBX_PSM_ATQLEN_PAGE_ATQCRIT_S	30
#define PF0_MBX_PSM_ATQLEN_PAGE_ATQCRIT_M	BIT(30)
#define PF0_MBX_PSM_ATQLEN_PAGE_ATQENABLE_S	31
#define PF0_MBX_PSM_ATQLEN_PAGE_ATQENABLE_M	BIT(31)
#define PF0_MBX_PSM_ATQT_PAGE			0x02D40410 /* Reset Source: CORER */
#define PF0_MBX_PSM_ATQT_PAGE_ATQT_S		0
#define PF0_MBX_PSM_ATQT_PAGE_ATQT_M		MAKEMASK(0x3FF, 0)
#define PF0_SB_CPM_ARQBAH_PAGE			0x02D801A0 /* Reset Source: CORER */
#define PF0_SB_CPM_ARQBAH_PAGE_ARQBAH_S		0
#define PF0_SB_CPM_ARQBAH_PAGE_ARQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_SB_CPM_ARQBAL_PAGE			0x02D800A0 /* Reset Source: CORER */
#define PF0_SB_CPM_ARQBAL_PAGE_ARQBAL_LSB_S	0
#define PF0_SB_CPM_ARQBAL_PAGE_ARQBAL_LSB_M	MAKEMASK(0x3F, 0)
#define PF0_SB_CPM_ARQBAL_PAGE_ARQBAL_S		6
#define PF0_SB_CPM_ARQBAL_PAGE_ARQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_SB_CPM_ARQH_PAGE			0x02D803A0 /* Reset Source: CORER */
#define PF0_SB_CPM_ARQH_PAGE_ARQH_S		0
#define PF0_SB_CPM_ARQH_PAGE_ARQH_M		MAKEMASK(0x3FF, 0)
#define PF0_SB_CPM_ARQLEN_PAGE			0x02D802A0 /* Reset Source: PFR */
#define PF0_SB_CPM_ARQLEN_PAGE_ARQLEN_S		0
#define PF0_SB_CPM_ARQLEN_PAGE_ARQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_SB_CPM_ARQLEN_PAGE_ARQVFE_S		28
#define PF0_SB_CPM_ARQLEN_PAGE_ARQVFE_M		BIT(28)
#define PF0_SB_CPM_ARQLEN_PAGE_ARQOVFL_S	29
#define PF0_SB_CPM_ARQLEN_PAGE_ARQOVFL_M	BIT(29)
#define PF0_SB_CPM_ARQLEN_PAGE_ARQCRIT_S	30
#define PF0_SB_CPM_ARQLEN_PAGE_ARQCRIT_M	BIT(30)
#define PF0_SB_CPM_ARQLEN_PAGE_ARQENABLE_S	31
#define PF0_SB_CPM_ARQLEN_PAGE_ARQENABLE_M	BIT(31)
#define PF0_SB_CPM_ARQT_PAGE			0x02D804A0 /* Reset Source: CORER */
#define PF0_SB_CPM_ARQT_PAGE_ARQT_S		0
#define PF0_SB_CPM_ARQT_PAGE_ARQT_M		MAKEMASK(0x3FF, 0)
#define PF0_SB_CPM_ATQBAH_PAGE			0x02D80120 /* Reset Source: CORER */
#define PF0_SB_CPM_ATQBAH_PAGE_ATQBAH_S		0
#define PF0_SB_CPM_ATQBAH_PAGE_ATQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_SB_CPM_ATQBAL_PAGE			0x02D80020 /* Reset Source: CORER */
#define PF0_SB_CPM_ATQBAL_PAGE_ATQBAL_S		6
#define PF0_SB_CPM_ATQBAL_PAGE_ATQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_SB_CPM_ATQH_PAGE			0x02D80320 /* Reset Source: CORER */
#define PF0_SB_CPM_ATQH_PAGE_ATQH_S		0
#define PF0_SB_CPM_ATQH_PAGE_ATQH_M		MAKEMASK(0x3FF, 0)
#define PF0_SB_CPM_ATQLEN_PAGE			0x02D80220 /* Reset Source: PFR */
#define PF0_SB_CPM_ATQLEN_PAGE_ATQLEN_S		0
#define PF0_SB_CPM_ATQLEN_PAGE_ATQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_SB_CPM_ATQLEN_PAGE_ATQVFE_S		28
#define PF0_SB_CPM_ATQLEN_PAGE_ATQVFE_M		BIT(28)
#define PF0_SB_CPM_ATQLEN_PAGE_ATQOVFL_S	29
#define PF0_SB_CPM_ATQLEN_PAGE_ATQOVFL_M	BIT(29)
#define PF0_SB_CPM_ATQLEN_PAGE_ATQCRIT_S	30
#define PF0_SB_CPM_ATQLEN_PAGE_ATQCRIT_M	BIT(30)
#define PF0_SB_CPM_ATQLEN_PAGE_ATQENABLE_S	31
#define PF0_SB_CPM_ATQLEN_PAGE_ATQENABLE_M	BIT(31)
#define PF0_SB_CPM_ATQT_PAGE			0x02D80420 /* Reset Source: CORER */
#define PF0_SB_CPM_ATQT_PAGE_ATQT_S		0
#define PF0_SB_CPM_ATQT_PAGE_ATQT_M		MAKEMASK(0x3FF, 0)
#define PF0_SB_HLP_ARQBAH_PAGE			0x02D001A0 /* Reset Source: CORER */
#define PF0_SB_HLP_ARQBAH_PAGE_ARQBAH_S		0
#define PF0_SB_HLP_ARQBAH_PAGE_ARQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_SB_HLP_ARQBAL_PAGE			0x02D000A0 /* Reset Source: CORER */
#define PF0_SB_HLP_ARQBAL_PAGE_ARQBAL_LSB_S	0
#define PF0_SB_HLP_ARQBAL_PAGE_ARQBAL_LSB_M	MAKEMASK(0x3F, 0)
#define PF0_SB_HLP_ARQBAL_PAGE_ARQBAL_S		6
#define PF0_SB_HLP_ARQBAL_PAGE_ARQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_SB_HLP_ARQH_PAGE			0x02D003A0 /* Reset Source: CORER */
#define PF0_SB_HLP_ARQH_PAGE_ARQH_S		0
#define PF0_SB_HLP_ARQH_PAGE_ARQH_M		MAKEMASK(0x3FF, 0)
#define PF0_SB_HLP_ARQLEN_PAGE			0x02D002A0 /* Reset Source: PFR */
#define PF0_SB_HLP_ARQLEN_PAGE_ARQLEN_S		0
#define PF0_SB_HLP_ARQLEN_PAGE_ARQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_SB_HLP_ARQLEN_PAGE_ARQVFE_S		28
#define PF0_SB_HLP_ARQLEN_PAGE_ARQVFE_M		BIT(28)
#define PF0_SB_HLP_ARQLEN_PAGE_ARQOVFL_S	29
#define PF0_SB_HLP_ARQLEN_PAGE_ARQOVFL_M	BIT(29)
#define PF0_SB_HLP_ARQLEN_PAGE_ARQCRIT_S	30
#define PF0_SB_HLP_ARQLEN_PAGE_ARQCRIT_M	BIT(30)
#define PF0_SB_HLP_ARQLEN_PAGE_ARQENABLE_S	31
#define PF0_SB_HLP_ARQLEN_PAGE_ARQENABLE_M	BIT(31)
#define PF0_SB_HLP_ARQT_PAGE			0x02D004A0 /* Reset Source: CORER */
#define PF0_SB_HLP_ARQT_PAGE_ARQT_S		0
#define PF0_SB_HLP_ARQT_PAGE_ARQT_M		MAKEMASK(0x3FF, 0)
#define PF0_SB_HLP_ATQBAH_PAGE			0x02D00120 /* Reset Source: CORER */
#define PF0_SB_HLP_ATQBAH_PAGE_ATQBAH_S		0
#define PF0_SB_HLP_ATQBAH_PAGE_ATQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_SB_HLP_ATQBAL_PAGE			0x02D00020 /* Reset Source: CORER */
#define PF0_SB_HLP_ATQBAL_PAGE_ATQBAL_S		6
#define PF0_SB_HLP_ATQBAL_PAGE_ATQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_SB_HLP_ATQH_PAGE			0x02D00320 /* Reset Source: CORER */
#define PF0_SB_HLP_ATQH_PAGE_ATQH_S		0
#define PF0_SB_HLP_ATQH_PAGE_ATQH_M		MAKEMASK(0x3FF, 0)
#define PF0_SB_HLP_ATQLEN_PAGE			0x02D00220 /* Reset Source: PFR */
#define PF0_SB_HLP_ATQLEN_PAGE_ATQLEN_S		0
#define PF0_SB_HLP_ATQLEN_PAGE_ATQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_SB_HLP_ATQLEN_PAGE_ATQVFE_S		28
#define PF0_SB_HLP_ATQLEN_PAGE_ATQVFE_M		BIT(28)
#define PF0_SB_HLP_ATQLEN_PAGE_ATQOVFL_S	29
#define PF0_SB_HLP_ATQLEN_PAGE_ATQOVFL_M	BIT(29)
#define PF0_SB_HLP_ATQLEN_PAGE_ATQCRIT_S	30
#define PF0_SB_HLP_ATQLEN_PAGE_ATQCRIT_M	BIT(30)
#define PF0_SB_HLP_ATQLEN_PAGE_ATQENABLE_S	31
#define PF0_SB_HLP_ATQLEN_PAGE_ATQENABLE_M	BIT(31)
#define PF0_SB_HLP_ATQT_PAGE			0x02D00420 /* Reset Source: CORER */
#define PF0_SB_HLP_ATQT_PAGE_ATQT_S		0
#define PF0_SB_HLP_ATQT_PAGE_ATQT_M		MAKEMASK(0x3FF, 0)
#define PF0INT_DYN_CTL(_i)			(0x03000000 + ((_i) * 4096)) /* _i=0...2047 */ /* Reset Source: CORER */
#define PF0INT_DYN_CTL_MAX_INDEX		2047
#define PF0INT_DYN_CTL_INTENA_S			0
#define PF0INT_DYN_CTL_INTENA_M			BIT(0)
#define PF0INT_DYN_CTL_CLEARPBA_S		1
#define PF0INT_DYN_CTL_CLEARPBA_M		BIT(1)
#define PF0INT_DYN_CTL_SWINT_TRIG_S		2
#define PF0INT_DYN_CTL_SWINT_TRIG_M		BIT(2)
#define PF0INT_DYN_CTL_ITR_INDX_S		3
#define PF0INT_DYN_CTL_ITR_INDX_M		MAKEMASK(0x3, 3)
#define PF0INT_DYN_CTL_INTERVAL_S		5
#define PF0INT_DYN_CTL_INTERVAL_M		MAKEMASK(0xFFF, 5)
#define PF0INT_DYN_CTL_SW_ITR_INDX_ENA_S	24
#define PF0INT_DYN_CTL_SW_ITR_INDX_ENA_M	BIT(24)
#define PF0INT_DYN_CTL_SW_ITR_INDX_S		25
#define PF0INT_DYN_CTL_SW_ITR_INDX_M		MAKEMASK(0x3, 25)
#define PF0INT_DYN_CTL_WB_ON_ITR_S		30
#define PF0INT_DYN_CTL_WB_ON_ITR_M		BIT(30)
#define PF0INT_DYN_CTL_INTENA_MSK_S		31
#define PF0INT_DYN_CTL_INTENA_MSK_M		BIT(31)
#define PF0INT_ITR_0(_i)			(0x03000004 + ((_i) * 4096)) /* _i=0...2047 */ /* Reset Source: CORER */
#define PF0INT_ITR_0_MAX_INDEX			2047
#define PF0INT_ITR_0_INTERVAL_S			0
#define PF0INT_ITR_0_INTERVAL_M			MAKEMASK(0xFFF, 0)
#define PF0INT_ITR_1(_i)			(0x03000008 + ((_i) * 4096)) /* _i=0...2047 */ /* Reset Source: CORER */
#define PF0INT_ITR_1_MAX_INDEX			2047
#define PF0INT_ITR_1_INTERVAL_S			0
#define PF0INT_ITR_1_INTERVAL_M			MAKEMASK(0xFFF, 0)
#define PF0INT_ITR_2(_i)			(0x0300000C + ((_i) * 4096)) /* _i=0...2047 */ /* Reset Source: CORER */
#define PF0INT_ITR_2_MAX_INDEX			2047
#define PF0INT_ITR_2_INTERVAL_S			0
#define PF0INT_ITR_2_INTERVAL_M			MAKEMASK(0xFFF, 0)
#define PF0INT_OICR_CPM_PAGE			0x02D03000 /* Reset Source: CORER */
#define PF0INT_OICR_CPM_PAGE_INTEVENT_S		0
#define PF0INT_OICR_CPM_PAGE_INTEVENT_M		BIT(0)
#define PF0INT_OICR_CPM_PAGE_QUEUE_S		1
#define PF0INT_OICR_CPM_PAGE_QUEUE_M		BIT(1)
#define PF0INT_OICR_CPM_PAGE_RSV1_S		2
#define PF0INT_OICR_CPM_PAGE_RSV1_M		MAKEMASK(0xFF, 2)
#define PF0INT_OICR_CPM_PAGE_HH_COMP_S		10
#define PF0INT_OICR_CPM_PAGE_HH_COMP_M		BIT(10)
#define PF0INT_OICR_CPM_PAGE_TSYN_TX_S		11
#define PF0INT_OICR_CPM_PAGE_TSYN_TX_M		BIT(11)
#define PF0INT_OICR_CPM_PAGE_TSYN_EVNT_S	12
#define PF0INT_OICR_CPM_PAGE_TSYN_EVNT_M	BIT(12)
#define PF0INT_OICR_CPM_PAGE_TSYN_TGT_S		13
#define PF0INT_OICR_CPM_PAGE_TSYN_TGT_M		BIT(13)
#define PF0INT_OICR_CPM_PAGE_HLP_RDY_S		14
#define PF0INT_OICR_CPM_PAGE_HLP_RDY_M		BIT(14)
#define PF0INT_OICR_CPM_PAGE_CPM_RDY_S		15
#define PF0INT_OICR_CPM_PAGE_CPM_RDY_M		BIT(15)
#define PF0INT_OICR_CPM_PAGE_ECC_ERR_S		16
#define PF0INT_OICR_CPM_PAGE_ECC_ERR_M		BIT(16)
#define PF0INT_OICR_CPM_PAGE_RSV2_S		17
#define PF0INT_OICR_CPM_PAGE_RSV2_M		MAKEMASK(0x3, 17)
#define PF0INT_OICR_CPM_PAGE_MAL_DETECT_S	19
#define PF0INT_OICR_CPM_PAGE_MAL_DETECT_M	BIT(19)
#define PF0INT_OICR_CPM_PAGE_GRST_S		20
#define PF0INT_OICR_CPM_PAGE_GRST_M		BIT(20)
#define PF0INT_OICR_CPM_PAGE_PCI_EXCEPTION_S	21
#define PF0INT_OICR_CPM_PAGE_PCI_EXCEPTION_M	BIT(21)
#define PF0INT_OICR_CPM_PAGE_GPIO_S		22
#define PF0INT_OICR_CPM_PAGE_GPIO_M		BIT(22)
#define PF0INT_OICR_CPM_PAGE_RSV3_S		23
#define PF0INT_OICR_CPM_PAGE_RSV3_M		BIT(23)
#define PF0INT_OICR_CPM_PAGE_STORM_DETECT_S	24
#define PF0INT_OICR_CPM_PAGE_STORM_DETECT_M	BIT(24)
#define PF0INT_OICR_CPM_PAGE_LINK_STAT_CHANGE_S	25
#define PF0INT_OICR_CPM_PAGE_LINK_STAT_CHANGE_M	BIT(25)
#define PF0INT_OICR_CPM_PAGE_HMC_ERR_S		26
#define PF0INT_OICR_CPM_PAGE_HMC_ERR_M		BIT(26)
#define PF0INT_OICR_CPM_PAGE_PE_PUSH_S		27
#define PF0INT_OICR_CPM_PAGE_PE_PUSH_M		BIT(27)
#define PF0INT_OICR_CPM_PAGE_PE_CRITERR_S	28
#define PF0INT_OICR_CPM_PAGE_PE_CRITERR_M	BIT(28)
#define PF0INT_OICR_CPM_PAGE_VFLR_S		29
#define PF0INT_OICR_CPM_PAGE_VFLR_M		BIT(29)
#define PF0INT_OICR_CPM_PAGE_XLR_HW_DONE_S	30
#define PF0INT_OICR_CPM_PAGE_XLR_HW_DONE_M	BIT(30)
#define PF0INT_OICR_CPM_PAGE_SWINT_S		31
#define PF0INT_OICR_CPM_PAGE_SWINT_M		BIT(31)
#define PF0INT_OICR_ENA_CPM_PAGE		0x02D03100 /* Reset Source: CORER */
#define PF0INT_OICR_ENA_CPM_PAGE_RSV0_S		0
#define PF0INT_OICR_ENA_CPM_PAGE_RSV0_M		BIT(0)
#define PF0INT_OICR_ENA_CPM_PAGE_INT_ENA_S	1
#define PF0INT_OICR_ENA_CPM_PAGE_INT_ENA_M	MAKEMASK(0x7FFFFFFF, 1)
#define PF0INT_OICR_ENA_HLP_PAGE		0x02D01100 /* Reset Source: CORER */
#define PF0INT_OICR_ENA_HLP_PAGE_RSV0_S		0
#define PF0INT_OICR_ENA_HLP_PAGE_RSV0_M		BIT(0)
#define PF0INT_OICR_ENA_HLP_PAGE_INT_ENA_S	1
#define PF0INT_OICR_ENA_HLP_PAGE_INT_ENA_M	MAKEMASK(0x7FFFFFFF, 1)
#define PF0INT_OICR_ENA_PSM_PAGE		0x02D02100 /* Reset Source: CORER */
#define PF0INT_OICR_ENA_PSM_PAGE_RSV0_S		0
#define PF0INT_OICR_ENA_PSM_PAGE_RSV0_M		BIT(0)
#define PF0INT_OICR_ENA_PSM_PAGE_INT_ENA_S	1
#define PF0INT_OICR_ENA_PSM_PAGE_INT_ENA_M	MAKEMASK(0x7FFFFFFF, 1)
#define PF0INT_OICR_HLP_PAGE			0x02D01000 /* Reset Source: CORER */
#define PF0INT_OICR_HLP_PAGE_INTEVENT_S		0
#define PF0INT_OICR_HLP_PAGE_INTEVENT_M		BIT(0)
#define PF0INT_OICR_HLP_PAGE_QUEUE_S		1
#define PF0INT_OICR_HLP_PAGE_QUEUE_M		BIT(1)
#define PF0INT_OICR_HLP_PAGE_RSV1_S		2
#define PF0INT_OICR_HLP_PAGE_RSV1_M		MAKEMASK(0xFF, 2)
#define PF0INT_OICR_HLP_PAGE_HH_COMP_S		10
#define PF0INT_OICR_HLP_PAGE_HH_COMP_M		BIT(10)
#define PF0INT_OICR_HLP_PAGE_TSYN_TX_S		11
#define PF0INT_OICR_HLP_PAGE_TSYN_TX_M		BIT(11)
#define PF0INT_OICR_HLP_PAGE_TSYN_EVNT_S	12
#define PF0INT_OICR_HLP_PAGE_TSYN_EVNT_M	BIT(12)
#define PF0INT_OICR_HLP_PAGE_TSYN_TGT_S		13
#define PF0INT_OICR_HLP_PAGE_TSYN_TGT_M		BIT(13)
#define PF0INT_OICR_HLP_PAGE_HLP_RDY_S		14
#define PF0INT_OICR_HLP_PAGE_HLP_RDY_M		BIT(14)
#define PF0INT_OICR_HLP_PAGE_CPM_RDY_S		15
#define PF0INT_OICR_HLP_PAGE_CPM_RDY_M		BIT(15)
#define PF0INT_OICR_HLP_PAGE_ECC_ERR_S		16
#define PF0INT_OICR_HLP_PAGE_ECC_ERR_M		BIT(16)
#define PF0INT_OICR_HLP_PAGE_RSV2_S		17
#define PF0INT_OICR_HLP_PAGE_RSV2_M		MAKEMASK(0x3, 17)
#define PF0INT_OICR_HLP_PAGE_MAL_DETECT_S	19
#define PF0INT_OICR_HLP_PAGE_MAL_DETECT_M	BIT(19)
#define PF0INT_OICR_HLP_PAGE_GRST_S		20
#define PF0INT_OICR_HLP_PAGE_GRST_M		BIT(20)
#define PF0INT_OICR_HLP_PAGE_PCI_EXCEPTION_S	21
#define PF0INT_OICR_HLP_PAGE_PCI_EXCEPTION_M	BIT(21)
#define PF0INT_OICR_HLP_PAGE_GPIO_S		22
#define PF0INT_OICR_HLP_PAGE_GPIO_M		BIT(22)
#define PF0INT_OICR_HLP_PAGE_RSV3_S		23
#define PF0INT_OICR_HLP_PAGE_RSV3_M		BIT(23)
#define PF0INT_OICR_HLP_PAGE_STORM_DETECT_S	24
#define PF0INT_OICR_HLP_PAGE_STORM_DETECT_M	BIT(24)
#define PF0INT_OICR_HLP_PAGE_LINK_STAT_CHANGE_S	25
#define PF0INT_OICR_HLP_PAGE_LINK_STAT_CHANGE_M	BIT(25)
#define PF0INT_OICR_HLP_PAGE_HMC_ERR_S		26
#define PF0INT_OICR_HLP_PAGE_HMC_ERR_M		BIT(26)
#define PF0INT_OICR_HLP_PAGE_PE_PUSH_S		27
#define PF0INT_OICR_HLP_PAGE_PE_PUSH_M		BIT(27)
#define PF0INT_OICR_HLP_PAGE_PE_CRITERR_S	28
#define PF0INT_OICR_HLP_PAGE_PE_CRITERR_M	BIT(28)
#define PF0INT_OICR_HLP_PAGE_VFLR_S		29
#define PF0INT_OICR_HLP_PAGE_VFLR_M		BIT(29)
#define PF0INT_OICR_HLP_PAGE_XLR_HW_DONE_S	30
#define PF0INT_OICR_HLP_PAGE_XLR_HW_DONE_M	BIT(30)
#define PF0INT_OICR_HLP_PAGE_SWINT_S		31
#define PF0INT_OICR_HLP_PAGE_SWINT_M		BIT(31)
#define PF0INT_OICR_PSM_PAGE			0x02D02000 /* Reset Source: CORER */
#define PF0INT_OICR_PSM_PAGE_INTEVENT_S		0
#define PF0INT_OICR_PSM_PAGE_INTEVENT_M		BIT(0)
#define PF0INT_OICR_PSM_PAGE_QUEUE_S		1
#define PF0INT_OICR_PSM_PAGE_QUEUE_M		BIT(1)
#define PF0INT_OICR_PSM_PAGE_RSV1_S		2
#define PF0INT_OICR_PSM_PAGE_RSV1_M		MAKEMASK(0xFF, 2)
#define PF0INT_OICR_PSM_PAGE_HH_COMP_S		10
#define PF0INT_OICR_PSM_PAGE_HH_COMP_M		BIT(10)
#define PF0INT_OICR_PSM_PAGE_TSYN_TX_S		11
#define PF0INT_OICR_PSM_PAGE_TSYN_TX_M		BIT(11)
#define PF0INT_OICR_PSM_PAGE_TSYN_EVNT_S	12
#define PF0INT_OICR_PSM_PAGE_TSYN_EVNT_M	BIT(12)
#define PF0INT_OICR_PSM_PAGE_TSYN_TGT_S		13
#define PF0INT_OICR_PSM_PAGE_TSYN_TGT_M		BIT(13)
#define PF0INT_OICR_PSM_PAGE_HLP_RDY_S		14
#define PF0INT_OICR_PSM_PAGE_HLP_RDY_M		BIT(14)
#define PF0INT_OICR_PSM_PAGE_CPM_RDY_S		15
#define PF0INT_OICR_PSM_PAGE_CPM_RDY_M		BIT(15)
#define PF0INT_OICR_PSM_PAGE_ECC_ERR_S		16
#define PF0INT_OICR_PSM_PAGE_ECC_ERR_M		BIT(16)
#define PF0INT_OICR_PSM_PAGE_RSV2_S		17
#define PF0INT_OICR_PSM_PAGE_RSV2_M		MAKEMASK(0x3, 17)
#define PF0INT_OICR_PSM_PAGE_MAL_DETECT_S	19
#define PF0INT_OICR_PSM_PAGE_MAL_DETECT_M	BIT(19)
#define PF0INT_OICR_PSM_PAGE_GRST_S		20
#define PF0INT_OICR_PSM_PAGE_GRST_M		BIT(20)
#define PF0INT_OICR_PSM_PAGE_PCI_EXCEPTION_S	21
#define PF0INT_OICR_PSM_PAGE_PCI_EXCEPTION_M	BIT(21)
#define PF0INT_OICR_PSM_PAGE_GPIO_S		22
#define PF0INT_OICR_PSM_PAGE_GPIO_M		BIT(22)
#define PF0INT_OICR_PSM_PAGE_RSV3_S		23
#define PF0INT_OICR_PSM_PAGE_RSV3_M		BIT(23)
#define PF0INT_OICR_PSM_PAGE_STORM_DETECT_S	24
#define PF0INT_OICR_PSM_PAGE_STORM_DETECT_M	BIT(24)
#define PF0INT_OICR_PSM_PAGE_LINK_STAT_CHANGE_S	25
#define PF0INT_OICR_PSM_PAGE_LINK_STAT_CHANGE_M	BIT(25)
#define PF0INT_OICR_PSM_PAGE_HMC_ERR_S		26
#define PF0INT_OICR_PSM_PAGE_HMC_ERR_M		BIT(26)
#define PF0INT_OICR_PSM_PAGE_PE_PUSH_S		27
#define PF0INT_OICR_PSM_PAGE_PE_PUSH_M		BIT(27)
#define PF0INT_OICR_PSM_PAGE_PE_CRITERR_S	28
#define PF0INT_OICR_PSM_PAGE_PE_CRITERR_M	BIT(28)
#define PF0INT_OICR_PSM_PAGE_VFLR_S		29
#define PF0INT_OICR_PSM_PAGE_VFLR_M		BIT(29)
#define PF0INT_OICR_PSM_PAGE_XLR_HW_DONE_S	30
#define PF0INT_OICR_PSM_PAGE_XLR_HW_DONE_M	BIT(30)
#define PF0INT_OICR_PSM_PAGE_SWINT_S		31
#define PF0INT_OICR_PSM_PAGE_SWINT_M		BIT(31)
#define QRX_TAIL_PAGE(_QRX)			(0x03800000 + ((_QRX) * 4096)) /* _i=0...2047 */ /* Reset Source: CORER */
#define QRX_TAIL_PAGE_MAX_INDEX			2047
#define QRX_TAIL_PAGE_TAIL_S			0
#define QRX_TAIL_PAGE_TAIL_M			MAKEMASK(0x1FFF, 0)
#define QTX_COMM_DBELL_PAGE(_DBQM)		(0x04000000 + ((_DBQM) * 4096)) /* _i=0...16383 */ /* Reset Source: CORER */
#define QTX_COMM_DBELL_PAGE_MAX_INDEX		16383
#define QTX_COMM_DBELL_PAGE_QTX_COMM_DBELL_S	0
#define QTX_COMM_DBELL_PAGE_QTX_COMM_DBELL_M	MAKEMASK(0xFFFFFFFF, 0)
#define QTX_COMM_DBLQ_DBELL_PAGE(_DBLQ)		(0x02F00000 + ((_DBLQ) * 4096)) /* _i=0...255 */ /* Reset Source: CORER */
#define QTX_COMM_DBLQ_DBELL_PAGE_MAX_INDEX	255
#define QTX_COMM_DBLQ_DBELL_PAGE_TAIL_S		0
#define QTX_COMM_DBLQ_DBELL_PAGE_TAIL_M		MAKEMASK(0x1FFF, 0)
#define VSI_MBX_ARQBAH(_VSI)			(0x02000018 + ((_VSI) * 4096)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_MBX_ARQBAH_MAX_INDEX		767
#define VSI_MBX_ARQBAH_ARQBAH_S			0
#define VSI_MBX_ARQBAH_ARQBAH_M			MAKEMASK(0xFFFFFFFF, 0)
#define VSI_MBX_ARQBAL(_VSI)			(0x02000014 + ((_VSI) * 4096)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_MBX_ARQBAL_MAX_INDEX		767
#define VSI_MBX_ARQBAL_ARQBAL_LSB_S		0
#define VSI_MBX_ARQBAL_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define VSI_MBX_ARQBAL_ARQBAL_S			6
#define VSI_MBX_ARQBAL_ARQBAL_M			MAKEMASK(0x3FFFFFF, 6)
#define VSI_MBX_ARQH(_VSI)			(0x02000020 + ((_VSI) * 4096)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_MBX_ARQH_MAX_INDEX			767
#define VSI_MBX_ARQH_ARQH_S			0
#define VSI_MBX_ARQH_ARQH_M			MAKEMASK(0x3FF, 0)
#define VSI_MBX_ARQLEN(_VSI)			(0x0200001C + ((_VSI) * 4096)) /* _i=0...767 */ /* Reset Source: PFR */
#define VSI_MBX_ARQLEN_MAX_INDEX		767
#define VSI_MBX_ARQLEN_ARQLEN_S			0
#define VSI_MBX_ARQLEN_ARQLEN_M			MAKEMASK(0x3FF, 0)
#define VSI_MBX_ARQLEN_ARQVFE_S			28
#define VSI_MBX_ARQLEN_ARQVFE_M			BIT(28)
#define VSI_MBX_ARQLEN_ARQOVFL_S		29
#define VSI_MBX_ARQLEN_ARQOVFL_M		BIT(29)
#define VSI_MBX_ARQLEN_ARQCRIT_S		30
#define VSI_MBX_ARQLEN_ARQCRIT_M		BIT(30)
#define VSI_MBX_ARQLEN_ARQENABLE_S		31
#define VSI_MBX_ARQLEN_ARQENABLE_M		BIT(31)
#define VSI_MBX_ARQT(_VSI)			(0x02000024 + ((_VSI) * 4096)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_MBX_ARQT_MAX_INDEX			767
#define VSI_MBX_ARQT_ARQT_S			0
#define VSI_MBX_ARQT_ARQT_M			MAKEMASK(0x3FF, 0)
#define VSI_MBX_ATQBAH(_VSI)			(0x02000004 + ((_VSI) * 4096)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_MBX_ATQBAH_MAX_INDEX		767
#define VSI_MBX_ATQBAH_ATQBAH_S			0
#define VSI_MBX_ATQBAH_ATQBAH_M			MAKEMASK(0xFFFFFFFF, 0)
#define VSI_MBX_ATQBAL(_VSI)			(0x02000000 + ((_VSI) * 4096)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_MBX_ATQBAL_MAX_INDEX		767
#define VSI_MBX_ATQBAL_ATQBAL_S			6
#define VSI_MBX_ATQBAL_ATQBAL_M			MAKEMASK(0x3FFFFFF, 6)
#define VSI_MBX_ATQH(_VSI)			(0x0200000C + ((_VSI) * 4096)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_MBX_ATQH_MAX_INDEX			767
#define VSI_MBX_ATQH_ATQH_S			0
#define VSI_MBX_ATQH_ATQH_M			MAKEMASK(0x3FF, 0)
#define VSI_MBX_ATQLEN(_VSI)			(0x02000008 + ((_VSI) * 4096)) /* _i=0...767 */ /* Reset Source: PFR */
#define VSI_MBX_ATQLEN_MAX_INDEX		767
#define VSI_MBX_ATQLEN_ATQLEN_S			0
#define VSI_MBX_ATQLEN_ATQLEN_M			MAKEMASK(0x3FF, 0)
#define VSI_MBX_ATQLEN_ATQVFE_S			28
#define VSI_MBX_ATQLEN_ATQVFE_M			BIT(28)
#define VSI_MBX_ATQLEN_ATQOVFL_S		29
#define VSI_MBX_ATQLEN_ATQOVFL_M		BIT(29)
#define VSI_MBX_ATQLEN_ATQCRIT_S		30
#define VSI_MBX_ATQLEN_ATQCRIT_M		BIT(30)
#define VSI_MBX_ATQLEN_ATQENABLE_S		31
#define VSI_MBX_ATQLEN_ATQENABLE_M		BIT(31)
#define VSI_MBX_ATQT(_VSI)			(0x02000010 + ((_VSI) * 4096)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_MBX_ATQT_MAX_INDEX			767
#define VSI_MBX_ATQT_ATQT_S			0
#define VSI_MBX_ATQT_ATQT_M			MAKEMASK(0x3FF, 0)
#define GL_ACL_ACCESS_CMD			0x00391000 /* Reset Source: CORER */
#define GL_ACL_ACCESS_CMD_TABLE_ID_S		0
#define GL_ACL_ACCESS_CMD_TABLE_ID_M		MAKEMASK(0xFF, 0)
#define GL_ACL_ACCESS_CMD_ENTRY_INDEX_S		8
#define GL_ACL_ACCESS_CMD_ENTRY_INDEX_M		MAKEMASK(0xFFF, 8)
#define GL_ACL_ACCESS_CMD_OPERATION_S		20
#define GL_ACL_ACCESS_CMD_OPERATION_M		BIT(20)
#define GL_ACL_ACCESS_CMD_OBJ_TYPE_S		24
#define GL_ACL_ACCESS_CMD_OBJ_TYPE_M		MAKEMASK(0xF, 24)
#define GL_ACL_ACCESS_CMD_EXECUTE_S		31
#define GL_ACL_ACCESS_CMD_EXECUTE_M		BIT(31)
#define GL_ACL_ACCESS_STATUS			0x00391004 /* Reset Source: CORER */
#define GL_ACL_ACCESS_STATUS_BUSY_S		0
#define GL_ACL_ACCESS_STATUS_BUSY_M		BIT(0)
#define GL_ACL_ACCESS_STATUS_DONE_S		1
#define GL_ACL_ACCESS_STATUS_DONE_M		BIT(1)
#define GL_ACL_ACCESS_STATUS_ERROR_S		2
#define GL_ACL_ACCESS_STATUS_ERROR_M		BIT(2)
#define GL_ACL_ACCESS_STATUS_OPERATION_S	3
#define GL_ACL_ACCESS_STATUS_OPERATION_M	BIT(3)
#define GL_ACL_ACCESS_STATUS_ERROR_CODE_S	4
#define GL_ACL_ACCESS_STATUS_ERROR_CODE_M	MAKEMASK(0xF, 4)
#define GL_ACL_ACCESS_STATUS_TABLE_ID_S		8
#define GL_ACL_ACCESS_STATUS_TABLE_ID_M		MAKEMASK(0xFF, 8)
#define GL_ACL_ACCESS_STATUS_ENTRY_INDEX_S	16
#define GL_ACL_ACCESS_STATUS_ENTRY_INDEX_M	MAKEMASK(0xFFF, 16)
#define GL_ACL_ACCESS_STATUS_OBJ_TYPE_S		28
#define GL_ACL_ACCESS_STATUS_OBJ_TYPE_M		MAKEMASK(0xF, 28)
#define GL_ACL_ACTMEM_ACT(_i)			(0x00393824 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GL_ACL_ACTMEM_ACT_MAX_INDEX		1
#define GL_ACL_ACTMEM_ACT_VALUE_S		0
#define GL_ACL_ACTMEM_ACT_VALUE_M		MAKEMASK(0xFFFF, 0)
#define GL_ACL_ACTMEM_ACT_MDID_S		20
#define GL_ACL_ACTMEM_ACT_MDID_M		MAKEMASK(0x3F, 20)
#define GL_ACL_ACTMEM_ACT_PRIORITY_S		28
#define GL_ACL_ACTMEM_ACT_PRIORITY_M		MAKEMASK(0x7, 28)
#define GL_ACL_CHICKEN_REGISTER			0x00393810 /* Reset Source: CORER */
#define GL_ACL_CHICKEN_REGISTER_TCAM_DATA_POL_CH_S 0
#define GL_ACL_CHICKEN_REGISTER_TCAM_DATA_POL_CH_M BIT(0)
#define GL_ACL_CHICKEN_REGISTER_TCAM_ADDR_POL_CH_S 1
#define GL_ACL_CHICKEN_REGISTER_TCAM_ADDR_POL_CH_M BIT(1)
#define GL_ACL_DEFAULT_ACT(_i)			(0x00391168 + ((_i) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define GL_ACL_DEFAULT_ACT_MAX_INDEX		15
#define GL_ACL_DEFAULT_ACT_VALUE_S		0
#define GL_ACL_DEFAULT_ACT_VALUE_M		MAKEMASK(0xFFFF, 0)
#define GL_ACL_DEFAULT_ACT_MDID_S		20
#define GL_ACL_DEFAULT_ACT_MDID_M		MAKEMASK(0x3F, 20)
#define GL_ACL_DEFAULT_ACT_PRIORITY_S		28
#define GL_ACL_DEFAULT_ACT_PRIORITY_M		MAKEMASK(0x7, 28)
#define GL_ACL_PROFILE_BWSB_SEL(_i)		(0x00391008 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GL_ACL_PROFILE_BWSB_SEL_MAX_INDEX	31
#define GL_ACL_PROFILE_BWSB_SEL_BSB_SRC_OFF_S	0
#define GL_ACL_PROFILE_BWSB_SEL_BSB_SRC_OFF_M	MAKEMASK(0x3F, 0)
#define GL_ACL_PROFILE_BWSB_SEL_WSB_SRC_OFF_S	8
#define GL_ACL_PROFILE_BWSB_SEL_WSB_SRC_OFF_M	MAKEMASK(0x1F, 8)
#define GL_ACL_PROFILE_DWSB_SEL(_i)		(0x00391088 + ((_i) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define GL_ACL_PROFILE_DWSB_SEL_MAX_INDEX	15
#define GL_ACL_PROFILE_DWSB_SEL_DWORD_SEL_OFF_S	0
#define GL_ACL_PROFILE_DWSB_SEL_DWORD_SEL_OFF_M	MAKEMASK(0xF, 0)
#define GL_ACL_PROFILE_PF_CFG(_i)		(0x003910C8 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GL_ACL_PROFILE_PF_CFG_MAX_INDEX		7
#define GL_ACL_PROFILE_PF_CFG_SCEN_SEL_S	0
#define GL_ACL_PROFILE_PF_CFG_SCEN_SEL_M	MAKEMASK(0x3F, 0)
#define GL_ACL_PROFILE_RC_CFG(_i)		(0x003910E8 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GL_ACL_PROFILE_RC_CFG_MAX_INDEX		7
#define GL_ACL_PROFILE_RC_CFG_LOW_BOUND_S	0
#define GL_ACL_PROFILE_RC_CFG_LOW_BOUND_M	MAKEMASK(0xFFFF, 0)
#define GL_ACL_PROFILE_RC_CFG_HIGH_BOUND_S	16
#define GL_ACL_PROFILE_RC_CFG_HIGH_BOUND_M	MAKEMASK(0xFFFF, 16)
#define GL_ACL_PROFILE_RCF_MASK(_i)		(0x00391108 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GL_ACL_PROFILE_RCF_MASK_MAX_INDEX	7
#define GL_ACL_PROFILE_RCF_MASK_MASK_S		0
#define GL_ACL_PROFILE_RCF_MASK_MASK_M		MAKEMASK(0xFFFF, 0)
#define GL_ACL_SCENARIO_ACT_CFG(_i)		(0x003938AC + ((_i) * 4)) /* _i=0...19 */ /* Reset Source: CORER */
#define GL_ACL_SCENARIO_ACT_CFG_MAX_INDEX	19
#define GL_ACL_SCENARIO_ACT_CFG_ACTMEM_SEL_S	0
#define GL_ACL_SCENARIO_ACT_CFG_ACTMEM_SEL_M	MAKEMASK(0xF, 0)
#define GL_ACL_SCENARIO_ACT_CFG_ACTMEM_EN_S	8
#define GL_ACL_SCENARIO_ACT_CFG_ACTMEM_EN_M	BIT(8)
#define GL_ACL_SCENARIO_CFG_H(_i)		(0x0039386C + ((_i) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define GL_ACL_SCENARIO_CFG_H_MAX_INDEX		15
#define GL_ACL_SCENARIO_CFG_H_SELECT4_S		0
#define GL_ACL_SCENARIO_CFG_H_SELECT4_M		MAKEMASK(0x1F, 0)
#define GL_ACL_SCENARIO_CFG_H_CHUNKMASK_S	8
#define GL_ACL_SCENARIO_CFG_H_CHUNKMASK_M	MAKEMASK(0xFF, 8)
#define GL_ACL_SCENARIO_CFG_H_START_COMPARE_S	24
#define GL_ACL_SCENARIO_CFG_H_START_COMPARE_M	BIT(24)
#define GL_ACL_SCENARIO_CFG_H_START_SET_S	28
#define GL_ACL_SCENARIO_CFG_H_START_SET_M	BIT(28)
#define GL_ACL_SCENARIO_CFG_L(_i)		(0x0039382C + ((_i) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define GL_ACL_SCENARIO_CFG_L_MAX_INDEX		15
#define GL_ACL_SCENARIO_CFG_L_SELECT0_S		0
#define GL_ACL_SCENARIO_CFG_L_SELECT0_M		MAKEMASK(0x7F, 0)
#define GL_ACL_SCENARIO_CFG_L_SELECT1_S		8
#define GL_ACL_SCENARIO_CFG_L_SELECT1_M		MAKEMASK(0x7F, 8)
#define GL_ACL_SCENARIO_CFG_L_SELECT2_S		16
#define GL_ACL_SCENARIO_CFG_L_SELECT2_M		MAKEMASK(0x7F, 16)
#define GL_ACL_SCENARIO_CFG_L_SELECT3_S		24
#define GL_ACL_SCENARIO_CFG_L_SELECT3_M		MAKEMASK(0x7F, 24)
#define GL_ACL_TCAM_KEY_H			0x00393818 /* Reset Source: CORER */
#define GL_ACL_TCAM_KEY_H_GL_ACL_FFU_TCAM_KEY_H_S 0
#define GL_ACL_TCAM_KEY_H_GL_ACL_FFU_TCAM_KEY_H_M MAKEMASK(0xFF, 0)
#define GL_ACL_TCAM_KEY_INV_H			0x00393820 /* Reset Source: CORER */
#define GL_ACL_TCAM_KEY_INV_H_GL_ACL_FFU_TCAM_KEY_INV_H_S 0
#define GL_ACL_TCAM_KEY_INV_H_GL_ACL_FFU_TCAM_KEY_INV_H_M MAKEMASK(0xFF, 0)
#define GL_ACL_TCAM_KEY_INV_L			0x0039381C /* Reset Source: CORER */
#define GL_ACL_TCAM_KEY_INV_L_GL_ACL_FFU_TCAM_KEY_INV_L_S 0
#define GL_ACL_TCAM_KEY_INV_L_GL_ACL_FFU_TCAM_KEY_INV_L_M MAKEMASK(0xFFFFFFFF, 0)
#define GL_ACL_TCAM_KEY_L			0x00393814 /* Reset Source: CORER */
#define GL_ACL_TCAM_KEY_L_GL_ACL_FFU_TCAM_KEY_L_S 0
#define GL_ACL_TCAM_KEY_L_GL_ACL_FFU_TCAM_KEY_L_M MAKEMASK(0xFFFFFFFF, 0)
#define VSI_ACL_DEF_SEL(_VSI)			(0x00391800 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_ACL_DEF_SEL_MAX_INDEX		767
#define VSI_ACL_DEF_SEL_RX_PROFILE_MISS_SEL_S	0
#define VSI_ACL_DEF_SEL_RX_PROFILE_MISS_SEL_M	MAKEMASK(0x3, 0)
#define VSI_ACL_DEF_SEL_RX_TABLES_MISS_SEL_S	4
#define VSI_ACL_DEF_SEL_RX_TABLES_MISS_SEL_M	MAKEMASK(0x3, 4)
#define VSI_ACL_DEF_SEL_TX_PROFILE_MISS_SEL_S	8
#define VSI_ACL_DEF_SEL_TX_PROFILE_MISS_SEL_M	MAKEMASK(0x3, 8)
#define VSI_ACL_DEF_SEL_TX_TABLES_MISS_SEL_S	12
#define VSI_ACL_DEF_SEL_TX_TABLES_MISS_SEL_M	MAKEMASK(0x3, 12)
#define GL_SWT_L2TAG0(_i)			(0x000492A8 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GL_SWT_L2TAG0_MAX_INDEX			7
#define GL_SWT_L2TAG0_DATA_S			0
#define GL_SWT_L2TAG0_DATA_M			MAKEMASK(0xFFFFFFFF, 0)
#define GL_SWT_L2TAG1(_i)			(0x000492C8 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GL_SWT_L2TAG1_MAX_INDEX			7
#define GL_SWT_L2TAG1_DATA_S			0
#define GL_SWT_L2TAG1_DATA_M			MAKEMASK(0xFFFFFFFF, 0)
#define GL_SWT_L2TAGCTRL(_i)			(0x001D2660 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GL_SWT_L2TAGCTRL_MAX_INDEX		7
#define GL_SWT_L2TAGCTRL_LENGTH_S		0
#define GL_SWT_L2TAGCTRL_LENGTH_M		MAKEMASK(0x7F, 0)
#define GL_SWT_L2TAGCTRL_HAS_UP_S		7
#define GL_SWT_L2TAGCTRL_HAS_UP_M		BIT(7)
#define GL_SWT_L2TAGCTRL_ISVLAN_S		9
#define GL_SWT_L2TAGCTRL_ISVLAN_M		BIT(9)
#define GL_SWT_L2TAGCTRL_INNERUP_S		10
#define GL_SWT_L2TAGCTRL_INNERUP_M		BIT(10)
#define GL_SWT_L2TAGCTRL_OUTERUP_S		11
#define GL_SWT_L2TAGCTRL_OUTERUP_M		BIT(11)
#define GL_SWT_L2TAGCTRL_LONG_S			12
#define GL_SWT_L2TAGCTRL_LONG_M			BIT(12)
#define GL_SWT_L2TAGCTRL_ISMPLS_S		13
#define GL_SWT_L2TAGCTRL_ISMPLS_M		BIT(13)
#define GL_SWT_L2TAGCTRL_ISNSH_S		14
#define GL_SWT_L2TAGCTRL_ISNSH_M		BIT(14)
#define GL_SWT_L2TAGCTRL_ETHERTYPE_S		16
#define GL_SWT_L2TAGCTRL_ETHERTYPE_M		MAKEMASK(0xFFFF, 16)
#define GL_SWT_L2TAGRXEB(_i)			(0x00052000 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GL_SWT_L2TAGRXEB_MAX_INDEX		7
#define GL_SWT_L2TAGRXEB_OFFSET_S		0
#define GL_SWT_L2TAGRXEB_OFFSET_M		MAKEMASK(0xFF, 0)
#define GL_SWT_L2TAGRXEB_LENGTH_S		8
#define GL_SWT_L2TAGRXEB_LENGTH_M		MAKEMASK(0x3, 8)
#define GL_SWT_L2TAGTXIB(_i)			(0x000492E8 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GL_SWT_L2TAGTXIB_MAX_INDEX		7
#define GL_SWT_L2TAGTXIB_OFFSET_S		0
#define GL_SWT_L2TAGTXIB_OFFSET_M		MAKEMASK(0xFF, 0)
#define GL_SWT_L2TAGTXIB_LENGTH_S		8
#define GL_SWT_L2TAGTXIB_LENGTH_M		MAKEMASK(0x3, 8)
#define GLCM_PE_CACHESIZE			0x005046B4 /* Reset Source: CORER */
#define GLCM_PE_CACHESIZE_WORD_SIZE_S		0
#define GLCM_PE_CACHESIZE_WORD_SIZE_M		MAKEMASK(0xFFF, 0)
#define GLCM_PE_CACHESIZE_SETS_S		12
#define GLCM_PE_CACHESIZE_SETS_M		MAKEMASK(0xF, 12)
#define GLCM_PE_CACHESIZE_WAYS_S		16
#define GLCM_PE_CACHESIZE_WAYS_M		MAKEMASK(0x1FF, 16)
#define GLCOMM_CQ_CTL(_CQ)			(0x000F0000 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLCOMM_CQ_CTL_MAX_INDEX			511
#define GLCOMM_CQ_CTL_COMP_TYPE_S		0
#define GLCOMM_CQ_CTL_COMP_TYPE_M		MAKEMASK(0x7, 0)
#define GLCOMM_CQ_CTL_CMD_S			4
#define GLCOMM_CQ_CTL_CMD_M			MAKEMASK(0x7, 4)
#define GLCOMM_CQ_CTL_ID_S			16
#define GLCOMM_CQ_CTL_ID_M			MAKEMASK(0x3FFF, 16)
#define GLCOMM_MIN_MAX_PKT			0x000FC064 /* Reset Source: CORER */
#define GLCOMM_MIN_MAX_PKT_MAHDL_S		0
#define GLCOMM_MIN_MAX_PKT_MAHDL_M		MAKEMASK(0x3FFF, 0)
#define GLCOMM_MIN_MAX_PKT_MIHDL_S		16
#define GLCOMM_MIN_MAX_PKT_MIHDL_M		MAKEMASK(0x3F, 16)
#define GLCOMM_MIN_MAX_PKT_LSO_COMS_MIHDL_S	22
#define GLCOMM_MIN_MAX_PKT_LSO_COMS_MIHDL_M	MAKEMASK(0x3FF, 22)
#define GLCOMM_PKT_SHAPER_PROF(_i)		(0x002D2DA8 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLCOMM_PKT_SHAPER_PROF_MAX_INDEX	7
#define GLCOMM_PKT_SHAPER_PROF_PKTCNT_S		0
#define GLCOMM_PKT_SHAPER_PROF_PKTCNT_M		MAKEMASK(0x3F, 0)
#define GLCOMM_QTX_CNTX_CTL			0x002D2DC8 /* Reset Source: CORER */
#define GLCOMM_QTX_CNTX_CTL_QUEUE_ID_S		0
#define GLCOMM_QTX_CNTX_CTL_QUEUE_ID_M		MAKEMASK(0x3FFF, 0)
#define GLCOMM_QTX_CNTX_CTL_CMD_S		16
#define GLCOMM_QTX_CNTX_CTL_CMD_M		MAKEMASK(0x7, 16)
#define GLCOMM_QTX_CNTX_CTL_CMD_EXEC_S		19
#define GLCOMM_QTX_CNTX_CTL_CMD_EXEC_M		BIT(19)
#define GLCOMM_QTX_CNTX_DATA(_i)		(0x002D2D40 + ((_i) * 4)) /* _i=0...9 */ /* Reset Source: CORER */
#define GLCOMM_QTX_CNTX_DATA_MAX_INDEX		9
#define GLCOMM_QTX_CNTX_DATA_DATA_S		0
#define GLCOMM_QTX_CNTX_DATA_DATA_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLCOMM_QTX_CNTX_STAT			0x002D2DCC /* Reset Source: CORER */
#define GLCOMM_QTX_CNTX_STAT_CMD_IN_PROG_S	0
#define GLCOMM_QTX_CNTX_STAT_CMD_IN_PROG_M	BIT(0)
#define GLCOMM_QUANTA_PROF(_i)			(0x002D2D68 + ((_i) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define GLCOMM_QUANTA_PROF_MAX_INDEX		15
#define GLCOMM_QUANTA_PROF_QUANTA_SIZE_S	0
#define GLCOMM_QUANTA_PROF_QUANTA_SIZE_M	MAKEMASK(0x3FFF, 0)
#define GLCOMM_QUANTA_PROF_MAX_CMD_S		16
#define GLCOMM_QUANTA_PROF_MAX_CMD_M		MAKEMASK(0xFF, 16)
#define GLCOMM_QUANTA_PROF_MAX_DESC_S		24
#define GLCOMM_QUANTA_PROF_MAX_DESC_M		MAKEMASK(0x3F, 24)
#define GLLAN_TCLAN_CACHE_CTL			0x000FC0B8 /* Reset Source: CORER */
#define GLLAN_TCLAN_CACHE_CTL_MIN_FETCH_THRESH_S 0
#define GLLAN_TCLAN_CACHE_CTL_MIN_FETCH_THRESH_M MAKEMASK(0x3F, 0)
#define GLLAN_TCLAN_CACHE_CTL_FETCH_CL_ALIGN_S	6
#define GLLAN_TCLAN_CACHE_CTL_FETCH_CL_ALIGN_M	BIT(6)
#define GLLAN_TCLAN_CACHE_CTL_MIN_ALLOC_THRESH_S 7
#define GLLAN_TCLAN_CACHE_CTL_MIN_ALLOC_THRESH_M MAKEMASK(0x7F, 7)
#define GLLAN_TCLAN_CACHE_CTL_CACHE_ENTRY_CNT_S	14
#define GLLAN_TCLAN_CACHE_CTL_CACHE_ENTRY_CNT_M	MAKEMASK(0xFF, 14)
#define GLLAN_TCLAN_CACHE_CTL_CACHE_DESC_LIM_S	22
#define GLLAN_TCLAN_CACHE_CTL_CACHE_DESC_LIM_M	MAKEMASK(0x3FF, 22)
#define GLTCLAN_CQ_CNTX0(_CQ)			(0x000F0800 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX0_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX0_RING_ADDR_LSB_S	0
#define GLTCLAN_CQ_CNTX0_RING_ADDR_LSB_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLTCLAN_CQ_CNTX1(_CQ)			(0x000F1000 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX1_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX1_RING_ADDR_MSB_S	0
#define GLTCLAN_CQ_CNTX1_RING_ADDR_MSB_M	MAKEMASK(0x1FFFFFF, 0)
#define GLTCLAN_CQ_CNTX10(_CQ)			(0x000F5800 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX10_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX10_CQ_CACHLINE_S		0
#define GLTCLAN_CQ_CNTX10_CQ_CACHLINE_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTCLAN_CQ_CNTX11(_CQ)			(0x000F6000 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX11_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX11_CQ_CACHLINE_S		0
#define GLTCLAN_CQ_CNTX11_CQ_CACHLINE_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTCLAN_CQ_CNTX12(_CQ)			(0x000F6800 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX12_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX12_CQ_CACHLINE_S		0
#define GLTCLAN_CQ_CNTX12_CQ_CACHLINE_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTCLAN_CQ_CNTX13(_CQ)			(0x000F7000 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX13_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX13_CQ_CACHLINE_S		0
#define GLTCLAN_CQ_CNTX13_CQ_CACHLINE_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTCLAN_CQ_CNTX14(_CQ)			(0x000F7800 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX14_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX14_CQ_CACHLINE_S		0
#define GLTCLAN_CQ_CNTX14_CQ_CACHLINE_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTCLAN_CQ_CNTX15(_CQ)			(0x000F8000 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX15_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX15_CQ_CACHLINE_S		0
#define GLTCLAN_CQ_CNTX15_CQ_CACHLINE_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTCLAN_CQ_CNTX16(_CQ)			(0x000F8800 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX16_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX16_CQ_CACHLINE_S		0
#define GLTCLAN_CQ_CNTX16_CQ_CACHLINE_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTCLAN_CQ_CNTX17(_CQ)			(0x000F9000 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX17_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX17_CQ_CACHLINE_S		0
#define GLTCLAN_CQ_CNTX17_CQ_CACHLINE_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTCLAN_CQ_CNTX18(_CQ)			(0x000F9800 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX18_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX18_CQ_CACHLINE_S		0
#define GLTCLAN_CQ_CNTX18_CQ_CACHLINE_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTCLAN_CQ_CNTX19(_CQ)			(0x000FA000 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX19_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX19_CQ_CACHLINE_S		0
#define GLTCLAN_CQ_CNTX19_CQ_CACHLINE_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTCLAN_CQ_CNTX2(_CQ)			(0x000F1800 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX2_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX2_RING_LEN_S		0
#define GLTCLAN_CQ_CNTX2_RING_LEN_M		MAKEMASK(0x3FFFF, 0)
#define GLTCLAN_CQ_CNTX20(_CQ)			(0x000FA800 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX20_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX20_CQ_CACHLINE_S		0
#define GLTCLAN_CQ_CNTX20_CQ_CACHLINE_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTCLAN_CQ_CNTX21(_CQ)			(0x000FB000 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX21_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX21_CQ_CACHLINE_S		0
#define GLTCLAN_CQ_CNTX21_CQ_CACHLINE_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTCLAN_CQ_CNTX3(_CQ)			(0x000F2000 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX3_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX3_GENERATION_S		0
#define GLTCLAN_CQ_CNTX3_GENERATION_M		BIT(0)
#define GLTCLAN_CQ_CNTX3_CQ_WR_PTR_S		1
#define GLTCLAN_CQ_CNTX3_CQ_WR_PTR_M		MAKEMASK(0x3FFFFF, 1)
#define GLTCLAN_CQ_CNTX4(_CQ)			(0x000F2800 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX4_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX4_PF_NUM_S		0
#define GLTCLAN_CQ_CNTX4_PF_NUM_M		MAKEMASK(0x7, 0)
#define GLTCLAN_CQ_CNTX4_VMVF_NUM_S		3
#define GLTCLAN_CQ_CNTX4_VMVF_NUM_M		MAKEMASK(0x3FF, 3)
#define GLTCLAN_CQ_CNTX4_VMVF_TYPE_S		13
#define GLTCLAN_CQ_CNTX4_VMVF_TYPE_M		MAKEMASK(0x3, 13)
#define GLTCLAN_CQ_CNTX5(_CQ)			(0x000F3000 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX5_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX5_TPH_EN_S		0
#define GLTCLAN_CQ_CNTX5_TPH_EN_M		BIT(0)
#define GLTCLAN_CQ_CNTX5_CPU_ID_S		1
#define GLTCLAN_CQ_CNTX5_CPU_ID_M		MAKEMASK(0xFF, 1)
#define GLTCLAN_CQ_CNTX5_FLUSH_ON_ITR_DIS_S	9
#define GLTCLAN_CQ_CNTX5_FLUSH_ON_ITR_DIS_M	BIT(9)
#define GLTCLAN_CQ_CNTX6(_CQ)			(0x000F3800 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX6_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX6_CQ_CACHLINE_S		0
#define GLTCLAN_CQ_CNTX6_CQ_CACHLINE_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTCLAN_CQ_CNTX7(_CQ)			(0x000F4000 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX7_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX7_CQ_CACHLINE_S		0
#define GLTCLAN_CQ_CNTX7_CQ_CACHLINE_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTCLAN_CQ_CNTX8(_CQ)			(0x000F4800 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX8_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX8_CQ_CACHLINE_S		0
#define GLTCLAN_CQ_CNTX8_CQ_CACHLINE_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTCLAN_CQ_CNTX9(_CQ)			(0x000F5000 + ((_CQ) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLTCLAN_CQ_CNTX9_MAX_INDEX		511
#define GLTCLAN_CQ_CNTX9_CQ_CACHLINE_S		0
#define GLTCLAN_CQ_CNTX9_CQ_CACHLINE_M		MAKEMASK(0xFFFFFFFF, 0)
#define QTX_COMM_DBELL(_DBQM)			(0x002C0000 + ((_DBQM) * 4)) /* _i=0...16383 */ /* Reset Source: CORER */
#define QTX_COMM_DBELL_MAX_INDEX		16383
#define QTX_COMM_DBELL_QTX_COMM_DBELL_S		0
#define QTX_COMM_DBELL_QTX_COMM_DBELL_M		MAKEMASK(0xFFFFFFFF, 0)
#define QTX_COMM_DBLQ_CNTX(_i, _DBLQ)		(0x002D0000 + ((_i) * 1024 + (_DBLQ) * 4)) /* _i=0...4, _DBLQ=0...255 */ /* Reset Source: CORER */
#define QTX_COMM_DBLQ_CNTX_MAX_INDEX		4
#define QTX_COMM_DBLQ_CNTX_DATA_S		0
#define QTX_COMM_DBLQ_CNTX_DATA_M		MAKEMASK(0xFFFFFFFF, 0)
#define QTX_COMM_DBLQ_DBELL(_DBLQ)		(0x002D1400 + ((_DBLQ) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define QTX_COMM_DBLQ_DBELL_MAX_INDEX		255
#define QTX_COMM_DBLQ_DBELL_TAIL_S		0
#define QTX_COMM_DBLQ_DBELL_TAIL_M		MAKEMASK(0x1FFF, 0)
#define QTX_COMM_HEAD(_DBQM)			(0x000E0000 + ((_DBQM) * 4)) /* _i=0...16383 */ /* Reset Source: CORER */
#define QTX_COMM_HEAD_MAX_INDEX			16383
#define QTX_COMM_HEAD_HEAD_S			0
#define QTX_COMM_HEAD_HEAD_M			MAKEMASK(0x1FFF, 0)
#define QTX_COMM_HEAD_RS_PENDING_S		16
#define QTX_COMM_HEAD_RS_PENDING_M		BIT(16)
#define GL_FW_TOOL_ARQBAH			0x000801C0 /* Reset Source: EMPR */
#define GL_FW_TOOL_ARQBAH_ARQBAH_S		0
#define GL_FW_TOOL_ARQBAH_ARQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_FW_TOOL_ARQBAL			0x000800C0 /* Reset Source: EMPR */
#define GL_FW_TOOL_ARQBAL_ARQBAL_LSB_S		0
#define GL_FW_TOOL_ARQBAL_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define GL_FW_TOOL_ARQBAL_ARQBAL_S		6
#define GL_FW_TOOL_ARQBAL_ARQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define GL_FW_TOOL_ARQH				0x000803C0 /* Reset Source: EMPR */
#define GL_FW_TOOL_ARQH_ARQH_S			0
#define GL_FW_TOOL_ARQH_ARQH_M			MAKEMASK(0x3FF, 0)
#define GL_FW_TOOL_ARQLEN			0x000802C0 /* Reset Source: EMPR */
#define GL_FW_TOOL_ARQLEN_ARQLEN_S		0
#define GL_FW_TOOL_ARQLEN_ARQLEN_M		MAKEMASK(0x3FF, 0)
#define GL_FW_TOOL_ARQLEN_ARQVFE_S		28
#define GL_FW_TOOL_ARQLEN_ARQVFE_M		BIT(28)
#define GL_FW_TOOL_ARQLEN_ARQOVFL_S		29
#define GL_FW_TOOL_ARQLEN_ARQOVFL_M		BIT(29)
#define GL_FW_TOOL_ARQLEN_ARQCRIT_S		30
#define GL_FW_TOOL_ARQLEN_ARQCRIT_M		BIT(30)
#define GL_FW_TOOL_ARQLEN_ARQENABLE_S		31
#define GL_FW_TOOL_ARQLEN_ARQENABLE_M		BIT(31)
#define GL_FW_TOOL_ARQT				0x000804C0 /* Reset Source: EMPR */
#define GL_FW_TOOL_ARQT_ARQT_S			0
#define GL_FW_TOOL_ARQT_ARQT_M			MAKEMASK(0x3FF, 0)
#define GL_FW_TOOL_ATQBAH			0x00080140 /* Reset Source: EMPR */
#define GL_FW_TOOL_ATQBAH_ATQBAH_S		0
#define GL_FW_TOOL_ATQBAH_ATQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_FW_TOOL_ATQBAL			0x00080040 /* Reset Source: EMPR */
#define GL_FW_TOOL_ATQBAL_ATQBAL_LSB_S		0
#define GL_FW_TOOL_ATQBAL_ATQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define GL_FW_TOOL_ATQBAL_ATQBAL_S		6
#define GL_FW_TOOL_ATQBAL_ATQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define GL_FW_TOOL_ATQH				0x00080340 /* Reset Source: EMPR */
#define GL_FW_TOOL_ATQH_ATQH_S			0
#define GL_FW_TOOL_ATQH_ATQH_M			MAKEMASK(0x3FF, 0)
#define GL_FW_TOOL_ATQLEN			0x00080240 /* Reset Source: EMPR */
#define GL_FW_TOOL_ATQLEN_ATQLEN_S		0
#define GL_FW_TOOL_ATQLEN_ATQLEN_M		MAKEMASK(0x3FF, 0)
#define GL_FW_TOOL_ATQLEN_ATQVFE_S		28
#define GL_FW_TOOL_ATQLEN_ATQVFE_M		BIT(28)
#define GL_FW_TOOL_ATQLEN_ATQOVFL_S		29
#define GL_FW_TOOL_ATQLEN_ATQOVFL_M		BIT(29)
#define GL_FW_TOOL_ATQLEN_ATQCRIT_S		30
#define GL_FW_TOOL_ATQLEN_ATQCRIT_M		BIT(30)
#define GL_FW_TOOL_ATQLEN_ATQENABLE_S		31
#define GL_FW_TOOL_ATQLEN_ATQENABLE_M		BIT(31)
#define GL_FW_TOOL_ATQT				0x00080440 /* Reset Source: EMPR */
#define GL_FW_TOOL_ATQT_ATQT_S			0
#define GL_FW_TOOL_ATQT_ATQT_M			MAKEMASK(0x3FF, 0)
#define GL_MBX_PASID				0x00231EC0 /* Reset Source: CORER */
#define GL_MBX_PASID_PASID_MODE_S		0
#define GL_MBX_PASID_PASID_MODE_M		BIT(0)
#define GL_MBX_PASID_PASID_MODE_VALID_S		1
#define GL_MBX_PASID_PASID_MODE_VALID_M		BIT(1)
#define PF_FW_ARQBAH				0x00080180 /* Reset Source: EMPR */
#define PF_FW_ARQBAH_ARQBAH_S			0
#define PF_FW_ARQBAH_ARQBAH_M			MAKEMASK(0xFFFFFFFF, 0)
#define PF_FW_ARQBAL				0x00080080 /* Reset Source: EMPR */
#define PF_FW_ARQBAL_ARQBAL_LSB_S		0
#define PF_FW_ARQBAL_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define PF_FW_ARQBAL_ARQBAL_S			6
#define PF_FW_ARQBAL_ARQBAL_M			MAKEMASK(0x3FFFFFF, 6)
#define PF_FW_ARQH				0x00080380 /* Reset Source: EMPR */
#define PF_FW_ARQH_ARQH_S			0
#define PF_FW_ARQH_ARQH_M			MAKEMASK(0x3FF, 0)
#define PF_FW_ARQLEN				0x00080280 /* Reset Source: EMPR */
#define PF_FW_ARQLEN_ARQLEN_S			0
#define PF_FW_ARQLEN_ARQLEN_M			MAKEMASK(0x3FF, 0)
#define PF_FW_ARQLEN_ARQVFE_S			28
#define PF_FW_ARQLEN_ARQVFE_M			BIT(28)
#define PF_FW_ARQLEN_ARQOVFL_S			29
#define PF_FW_ARQLEN_ARQOVFL_M			BIT(29)
#define PF_FW_ARQLEN_ARQCRIT_S			30
#define PF_FW_ARQLEN_ARQCRIT_M			BIT(30)
#define PF_FW_ARQLEN_ARQENABLE_S		31
#define PF_FW_ARQLEN_ARQENABLE_M		BIT(31)
#define PF_FW_ARQT				0x00080480 /* Reset Source: EMPR */
#define PF_FW_ARQT_ARQT_S			0
#define PF_FW_ARQT_ARQT_M			MAKEMASK(0x3FF, 0)
#define PF_FW_ATQBAH				0x00080100 /* Reset Source: EMPR */
#define PF_FW_ATQBAH_ATQBAH_S			0
#define PF_FW_ATQBAH_ATQBAH_M			MAKEMASK(0xFFFFFFFF, 0)
#define PF_FW_ATQBAL				0x00080000 /* Reset Source: EMPR */
#define PF_FW_ATQBAL_ATQBAL_LSB_S		0
#define PF_FW_ATQBAL_ATQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define PF_FW_ATQBAL_ATQBAL_S			6
#define PF_FW_ATQBAL_ATQBAL_M			MAKEMASK(0x3FFFFFF, 6)
#define PF_FW_ATQH				0x00080300 /* Reset Source: EMPR */
#define PF_FW_ATQH_ATQH_S			0
#define PF_FW_ATQH_ATQH_M			MAKEMASK(0x3FF, 0)
#define PF_FW_ATQLEN				0x00080200 /* Reset Source: EMPR */
#define PF_FW_ATQLEN_ATQLEN_S			0
#define PF_FW_ATQLEN_ATQLEN_M			MAKEMASK(0x3FF, 0)
#define PF_FW_ATQLEN_ATQVFE_S			28
#define PF_FW_ATQLEN_ATQVFE_M			BIT(28)
#define PF_FW_ATQLEN_ATQOVFL_S			29
#define PF_FW_ATQLEN_ATQOVFL_M			BIT(29)
#define PF_FW_ATQLEN_ATQCRIT_S			30
#define PF_FW_ATQLEN_ATQCRIT_M			BIT(30)
#define PF_FW_ATQLEN_ATQENABLE_S		31
#define PF_FW_ATQLEN_ATQENABLE_M		BIT(31)
#define PF_FW_ATQT				0x00080400 /* Reset Source: EMPR */
#define PF_FW_ATQT_ATQT_S			0
#define PF_FW_ATQT_ATQT_M			MAKEMASK(0x3FF, 0)
#define PF_MBX_ARQBAH				0x0022E400 /* Reset Source: CORER */
#define PF_MBX_ARQBAH_ARQBAH_S			0
#define PF_MBX_ARQBAH_ARQBAH_M			MAKEMASK(0xFFFFFFFF, 0)
#define PF_MBX_ARQBAL				0x0022E380 /* Reset Source: CORER */
#define PF_MBX_ARQBAL_ARQBAL_LSB_S		0
#define PF_MBX_ARQBAL_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define PF_MBX_ARQBAL_ARQBAL_S			6
#define PF_MBX_ARQBAL_ARQBAL_M			MAKEMASK(0x3FFFFFF, 6)
#define PF_MBX_ARQH				0x0022E500 /* Reset Source: CORER */
#define PF_MBX_ARQH_ARQH_S			0
#define PF_MBX_ARQH_ARQH_M			MAKEMASK(0x3FF, 0)
#define PF_MBX_ARQLEN				0x0022E480 /* Reset Source: PFR */
#define PF_MBX_ARQLEN_ARQLEN_S			0
#define PF_MBX_ARQLEN_ARQLEN_M			MAKEMASK(0x3FF, 0)
#define PF_MBX_ARQLEN_ARQVFE_S			28
#define PF_MBX_ARQLEN_ARQVFE_M			BIT(28)
#define PF_MBX_ARQLEN_ARQOVFL_S			29
#define PF_MBX_ARQLEN_ARQOVFL_M			BIT(29)
#define PF_MBX_ARQLEN_ARQCRIT_S			30
#define PF_MBX_ARQLEN_ARQCRIT_M			BIT(30)
#define PF_MBX_ARQLEN_ARQENABLE_S		31
#define PF_MBX_ARQLEN_ARQENABLE_M		BIT(31)
#define PF_MBX_ARQT				0x0022E580 /* Reset Source: CORER */
#define PF_MBX_ARQT_ARQT_S			0
#define PF_MBX_ARQT_ARQT_M			MAKEMASK(0x3FF, 0)
#define PF_MBX_ATQBAH				0x0022E180 /* Reset Source: CORER */
#define PF_MBX_ATQBAH_ATQBAH_S			0
#define PF_MBX_ATQBAH_ATQBAH_M			MAKEMASK(0xFFFFFFFF, 0)
#define PF_MBX_ATQBAL				0x0022E100 /* Reset Source: CORER */
#define PF_MBX_ATQBAL_ATQBAL_S			6
#define PF_MBX_ATQBAL_ATQBAL_M			MAKEMASK(0x3FFFFFF, 6)
#define PF_MBX_ATQH				0x0022E280 /* Reset Source: CORER */
#define PF_MBX_ATQH_ATQH_S			0
#define PF_MBX_ATQH_ATQH_M			MAKEMASK(0x3FF, 0)
#define PF_MBX_ATQLEN				0x0022E200 /* Reset Source: PFR */
#define PF_MBX_ATQLEN_ATQLEN_S			0
#define PF_MBX_ATQLEN_ATQLEN_M			MAKEMASK(0x3FF, 0)
#define PF_MBX_ATQLEN_ATQVFE_S			28
#define PF_MBX_ATQLEN_ATQVFE_M			BIT(28)
#define PF_MBX_ATQLEN_ATQOVFL_S			29
#define PF_MBX_ATQLEN_ATQOVFL_M			BIT(29)
#define PF_MBX_ATQLEN_ATQCRIT_S			30
#define PF_MBX_ATQLEN_ATQCRIT_M			BIT(30)
#define PF_MBX_ATQLEN_ATQENABLE_S		31
#define PF_MBX_ATQLEN_ATQENABLE_M		BIT(31)
#define PF_MBX_ATQT				0x0022E300 /* Reset Source: CORER */
#define PF_MBX_ATQT_ATQT_S			0
#define PF_MBX_ATQT_ATQT_M			MAKEMASK(0x3FF, 0)
#define PF_SB_ARQBAH				0x0022FF00 /* Reset Source: CORER */
#define PF_SB_ARQBAH_ARQBAH_S			0
#define PF_SB_ARQBAH_ARQBAH_M			MAKEMASK(0xFFFFFFFF, 0)
#define PF_SB_ARQBAL				0x0022FE80 /* Reset Source: CORER */
#define PF_SB_ARQBAL_ARQBAL_LSB_S		0
#define PF_SB_ARQBAL_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define PF_SB_ARQBAL_ARQBAL_S			6
#define PF_SB_ARQBAL_ARQBAL_M			MAKEMASK(0x3FFFFFF, 6)
#define PF_SB_ARQH				0x00230000 /* Reset Source: CORER */
#define PF_SB_ARQH_ARQH_S			0
#define PF_SB_ARQH_ARQH_M			MAKEMASK(0x3FF, 0)
#define PF_SB_ARQLEN				0x0022FF80 /* Reset Source: PFR */
#define PF_SB_ARQLEN_ARQLEN_S			0
#define PF_SB_ARQLEN_ARQLEN_M			MAKEMASK(0x3FF, 0)
#define PF_SB_ARQLEN_ARQVFE_S			28
#define PF_SB_ARQLEN_ARQVFE_M			BIT(28)
#define PF_SB_ARQLEN_ARQOVFL_S			29
#define PF_SB_ARQLEN_ARQOVFL_M			BIT(29)
#define PF_SB_ARQLEN_ARQCRIT_S			30
#define PF_SB_ARQLEN_ARQCRIT_M			BIT(30)
#define PF_SB_ARQLEN_ARQENABLE_S		31
#define PF_SB_ARQLEN_ARQENABLE_M		BIT(31)
#define PF_SB_ARQT				0x00230080 /* Reset Source: CORER */
#define PF_SB_ARQT_ARQT_S			0
#define PF_SB_ARQT_ARQT_M			MAKEMASK(0x3FF, 0)
#define PF_SB_ATQBAH				0x0022FC80 /* Reset Source: CORER */
#define PF_SB_ATQBAH_ATQBAH_S			0
#define PF_SB_ATQBAH_ATQBAH_M			MAKEMASK(0xFFFFFFFF, 0)
#define PF_SB_ATQBAL				0x0022FC00 /* Reset Source: CORER */
#define PF_SB_ATQBAL_ATQBAL_S			6
#define PF_SB_ATQBAL_ATQBAL_M			MAKEMASK(0x3FFFFFF, 6)
#define PF_SB_ATQH				0x0022FD80 /* Reset Source: CORER */
#define PF_SB_ATQH_ATQH_S			0
#define PF_SB_ATQH_ATQH_M			MAKEMASK(0x3FF, 0)
#define PF_SB_ATQLEN				0x0022FD00 /* Reset Source: PFR */
#define PF_SB_ATQLEN_ATQLEN_S			0
#define PF_SB_ATQLEN_ATQLEN_M			MAKEMASK(0x3FF, 0)
#define PF_SB_ATQLEN_ATQVFE_S			28
#define PF_SB_ATQLEN_ATQVFE_M			BIT(28)
#define PF_SB_ATQLEN_ATQOVFL_S			29
#define PF_SB_ATQLEN_ATQOVFL_M			BIT(29)
#define PF_SB_ATQLEN_ATQCRIT_S			30
#define PF_SB_ATQLEN_ATQCRIT_M			BIT(30)
#define PF_SB_ATQLEN_ATQENABLE_S		31
#define PF_SB_ATQLEN_ATQENABLE_M		BIT(31)
#define PF_SB_ATQT				0x0022FE00 /* Reset Source: CORER */
#define PF_SB_ATQT_ATQT_S			0
#define PF_SB_ATQT_ATQT_M			MAKEMASK(0x3FF, 0)
#define PF_SB_REM_DEV_CTL			0x002300F0 /* Reset Source: CORER */
#define PF_SB_REM_DEV_CTL_DEST_EN_S		0
#define PF_SB_REM_DEV_CTL_DEST_EN_M		MAKEMASK(0xFFFF, 0)
#define PF0_FW_HLP_ARQBAH			0x000801C8 /* Reset Source: EMPR */
#define PF0_FW_HLP_ARQBAH_ARQBAH_S		0
#define PF0_FW_HLP_ARQBAH_ARQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_FW_HLP_ARQBAL			0x000800C8 /* Reset Source: EMPR */
#define PF0_FW_HLP_ARQBAL_ARQBAL_LSB_S		0
#define PF0_FW_HLP_ARQBAL_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define PF0_FW_HLP_ARQBAL_ARQBAL_S		6
#define PF0_FW_HLP_ARQBAL_ARQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_FW_HLP_ARQH				0x000803C8 /* Reset Source: EMPR */
#define PF0_FW_HLP_ARQH_ARQH_S			0
#define PF0_FW_HLP_ARQH_ARQH_M			MAKEMASK(0x3FF, 0)
#define PF0_FW_HLP_ARQLEN			0x000802C8 /* Reset Source: EMPR */
#define PF0_FW_HLP_ARQLEN_ARQLEN_S		0
#define PF0_FW_HLP_ARQLEN_ARQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_FW_HLP_ARQLEN_ARQVFE_S		28
#define PF0_FW_HLP_ARQLEN_ARQVFE_M		BIT(28)
#define PF0_FW_HLP_ARQLEN_ARQOVFL_S		29
#define PF0_FW_HLP_ARQLEN_ARQOVFL_M		BIT(29)
#define PF0_FW_HLP_ARQLEN_ARQCRIT_S		30
#define PF0_FW_HLP_ARQLEN_ARQCRIT_M		BIT(30)
#define PF0_FW_HLP_ARQLEN_ARQENABLE_S		31
#define PF0_FW_HLP_ARQLEN_ARQENABLE_M		BIT(31)
#define PF0_FW_HLP_ARQT				0x000804C8 /* Reset Source: EMPR */
#define PF0_FW_HLP_ARQT_ARQT_S			0
#define PF0_FW_HLP_ARQT_ARQT_M			MAKEMASK(0x3FF, 0)
#define PF0_FW_HLP_ATQBAH			0x00080148 /* Reset Source: EMPR */
#define PF0_FW_HLP_ATQBAH_ATQBAH_S		0
#define PF0_FW_HLP_ATQBAH_ATQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_FW_HLP_ATQBAL			0x00080048 /* Reset Source: EMPR */
#define PF0_FW_HLP_ATQBAL_ATQBAL_LSB_S		0
#define PF0_FW_HLP_ATQBAL_ATQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define PF0_FW_HLP_ATQBAL_ATQBAL_S		6
#define PF0_FW_HLP_ATQBAL_ATQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_FW_HLP_ATQH				0x00080348 /* Reset Source: EMPR */
#define PF0_FW_HLP_ATQH_ATQH_S			0
#define PF0_FW_HLP_ATQH_ATQH_M			MAKEMASK(0x3FF, 0)
#define PF0_FW_HLP_ATQLEN			0x00080248 /* Reset Source: EMPR */
#define PF0_FW_HLP_ATQLEN_ATQLEN_S		0
#define PF0_FW_HLP_ATQLEN_ATQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_FW_HLP_ATQLEN_ATQVFE_S		28
#define PF0_FW_HLP_ATQLEN_ATQVFE_M		BIT(28)
#define PF0_FW_HLP_ATQLEN_ATQOVFL_S		29
#define PF0_FW_HLP_ATQLEN_ATQOVFL_M		BIT(29)
#define PF0_FW_HLP_ATQLEN_ATQCRIT_S		30
#define PF0_FW_HLP_ATQLEN_ATQCRIT_M		BIT(30)
#define PF0_FW_HLP_ATQLEN_ATQENABLE_S		31
#define PF0_FW_HLP_ATQLEN_ATQENABLE_M		BIT(31)
#define PF0_FW_HLP_ATQT				0x00080448 /* Reset Source: EMPR */
#define PF0_FW_HLP_ATQT_ATQT_S			0
#define PF0_FW_HLP_ATQT_ATQT_M			MAKEMASK(0x3FF, 0)
#define PF0_FW_PSM_ARQBAH			0x000801C4 /* Reset Source: EMPR */
#define PF0_FW_PSM_ARQBAH_ARQBAH_S		0
#define PF0_FW_PSM_ARQBAH_ARQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_FW_PSM_ARQBAL			0x000800C4 /* Reset Source: EMPR */
#define PF0_FW_PSM_ARQBAL_ARQBAL_LSB_S		0
#define PF0_FW_PSM_ARQBAL_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define PF0_FW_PSM_ARQBAL_ARQBAL_S		6
#define PF0_FW_PSM_ARQBAL_ARQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_FW_PSM_ARQH				0x000803C4 /* Reset Source: EMPR */
#define PF0_FW_PSM_ARQH_ARQH_S			0
#define PF0_FW_PSM_ARQH_ARQH_M			MAKEMASK(0x3FF, 0)
#define PF0_FW_PSM_ARQLEN			0x000802C4 /* Reset Source: EMPR */
#define PF0_FW_PSM_ARQLEN_ARQLEN_S		0
#define PF0_FW_PSM_ARQLEN_ARQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_FW_PSM_ARQLEN_ARQVFE_S		28
#define PF0_FW_PSM_ARQLEN_ARQVFE_M		BIT(28)
#define PF0_FW_PSM_ARQLEN_ARQOVFL_S		29
#define PF0_FW_PSM_ARQLEN_ARQOVFL_M		BIT(29)
#define PF0_FW_PSM_ARQLEN_ARQCRIT_S		30
#define PF0_FW_PSM_ARQLEN_ARQCRIT_M		BIT(30)
#define PF0_FW_PSM_ARQLEN_ARQENABLE_S		31
#define PF0_FW_PSM_ARQLEN_ARQENABLE_M		BIT(31)
#define PF0_FW_PSM_ARQT				0x000804C4 /* Reset Source: EMPR */
#define PF0_FW_PSM_ARQT_ARQT_S			0
#define PF0_FW_PSM_ARQT_ARQT_M			MAKEMASK(0x3FF, 0)
#define PF0_FW_PSM_ATQBAH			0x00080144 /* Reset Source: EMPR */
#define PF0_FW_PSM_ATQBAH_ATQBAH_S		0
#define PF0_FW_PSM_ATQBAH_ATQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_FW_PSM_ATQBAL			0x00080044 /* Reset Source: EMPR */
#define PF0_FW_PSM_ATQBAL_ATQBAL_LSB_S		0
#define PF0_FW_PSM_ATQBAL_ATQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define PF0_FW_PSM_ATQBAL_ATQBAL_S		6
#define PF0_FW_PSM_ATQBAL_ATQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_FW_PSM_ATQH				0x00080344 /* Reset Source: EMPR */
#define PF0_FW_PSM_ATQH_ATQH_S			0
#define PF0_FW_PSM_ATQH_ATQH_M			MAKEMASK(0x3FF, 0)
#define PF0_FW_PSM_ATQLEN			0x00080244 /* Reset Source: EMPR */
#define PF0_FW_PSM_ATQLEN_ATQLEN_S		0
#define PF0_FW_PSM_ATQLEN_ATQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_FW_PSM_ATQLEN_ATQVFE_S		28
#define PF0_FW_PSM_ATQLEN_ATQVFE_M		BIT(28)
#define PF0_FW_PSM_ATQLEN_ATQOVFL_S		29
#define PF0_FW_PSM_ATQLEN_ATQOVFL_M		BIT(29)
#define PF0_FW_PSM_ATQLEN_ATQCRIT_S		30
#define PF0_FW_PSM_ATQLEN_ATQCRIT_M		BIT(30)
#define PF0_FW_PSM_ATQLEN_ATQENABLE_S		31
#define PF0_FW_PSM_ATQLEN_ATQENABLE_M		BIT(31)
#define PF0_FW_PSM_ATQT				0x00080444 /* Reset Source: EMPR */
#define PF0_FW_PSM_ATQT_ATQT_S			0
#define PF0_FW_PSM_ATQT_ATQT_M			MAKEMASK(0x3FF, 0)
#define PF0_MBX_CPM_ARQBAH			0x0022E5D8 /* Reset Source: CORER */
#define PF0_MBX_CPM_ARQBAH_ARQBAH_S		0
#define PF0_MBX_CPM_ARQBAH_ARQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_MBX_CPM_ARQBAL			0x0022E5D4 /* Reset Source: CORER */
#define PF0_MBX_CPM_ARQBAL_ARQBAL_LSB_S		0
#define PF0_MBX_CPM_ARQBAL_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define PF0_MBX_CPM_ARQBAL_ARQBAL_S		6
#define PF0_MBX_CPM_ARQBAL_ARQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_MBX_CPM_ARQH			0x0022E5E0 /* Reset Source: CORER */
#define PF0_MBX_CPM_ARQH_ARQH_S			0
#define PF0_MBX_CPM_ARQH_ARQH_M			MAKEMASK(0x3FF, 0)
#define PF0_MBX_CPM_ARQLEN			0x0022E5DC /* Reset Source: PFR */
#define PF0_MBX_CPM_ARQLEN_ARQLEN_S		0
#define PF0_MBX_CPM_ARQLEN_ARQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_MBX_CPM_ARQLEN_ARQVFE_S		28
#define PF0_MBX_CPM_ARQLEN_ARQVFE_M		BIT(28)
#define PF0_MBX_CPM_ARQLEN_ARQOVFL_S		29
#define PF0_MBX_CPM_ARQLEN_ARQOVFL_M		BIT(29)
#define PF0_MBX_CPM_ARQLEN_ARQCRIT_S		30
#define PF0_MBX_CPM_ARQLEN_ARQCRIT_M		BIT(30)
#define PF0_MBX_CPM_ARQLEN_ARQENABLE_S		31
#define PF0_MBX_CPM_ARQLEN_ARQENABLE_M		BIT(31)
#define PF0_MBX_CPM_ARQT			0x0022E5E4 /* Reset Source: CORER */
#define PF0_MBX_CPM_ARQT_ARQT_S			0
#define PF0_MBX_CPM_ARQT_ARQT_M			MAKEMASK(0x3FF, 0)
#define PF0_MBX_CPM_ATQBAH			0x0022E5C4 /* Reset Source: CORER */
#define PF0_MBX_CPM_ATQBAH_ATQBAH_S		0
#define PF0_MBX_CPM_ATQBAH_ATQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_MBX_CPM_ATQBAL			0x0022E5C0 /* Reset Source: CORER */
#define PF0_MBX_CPM_ATQBAL_ATQBAL_S		6
#define PF0_MBX_CPM_ATQBAL_ATQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_MBX_CPM_ATQH			0x0022E5CC /* Reset Source: CORER */
#define PF0_MBX_CPM_ATQH_ATQH_S			0
#define PF0_MBX_CPM_ATQH_ATQH_M			MAKEMASK(0x3FF, 0)
#define PF0_MBX_CPM_ATQLEN			0x0022E5C8 /* Reset Source: PFR */
#define PF0_MBX_CPM_ATQLEN_ATQLEN_S		0
#define PF0_MBX_CPM_ATQLEN_ATQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_MBX_CPM_ATQLEN_ATQVFE_S		28
#define PF0_MBX_CPM_ATQLEN_ATQVFE_M		BIT(28)
#define PF0_MBX_CPM_ATQLEN_ATQOVFL_S		29
#define PF0_MBX_CPM_ATQLEN_ATQOVFL_M		BIT(29)
#define PF0_MBX_CPM_ATQLEN_ATQCRIT_S		30
#define PF0_MBX_CPM_ATQLEN_ATQCRIT_M		BIT(30)
#define PF0_MBX_CPM_ATQLEN_ATQENABLE_S		31
#define PF0_MBX_CPM_ATQLEN_ATQENABLE_M		BIT(31)
#define PF0_MBX_CPM_ATQT			0x0022E5D0 /* Reset Source: CORER */
#define PF0_MBX_CPM_ATQT_ATQT_S			0
#define PF0_MBX_CPM_ATQT_ATQT_M			MAKEMASK(0x3FF, 0)
#define PF0_MBX_HLP_ARQBAH			0x0022E600 /* Reset Source: CORER */
#define PF0_MBX_HLP_ARQBAH_ARQBAH_S		0
#define PF0_MBX_HLP_ARQBAH_ARQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_MBX_HLP_ARQBAL			0x0022E5FC /* Reset Source: CORER */
#define PF0_MBX_HLP_ARQBAL_ARQBAL_LSB_S		0
#define PF0_MBX_HLP_ARQBAL_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define PF0_MBX_HLP_ARQBAL_ARQBAL_S		6
#define PF0_MBX_HLP_ARQBAL_ARQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_MBX_HLP_ARQH			0x0022E608 /* Reset Source: CORER */
#define PF0_MBX_HLP_ARQH_ARQH_S			0
#define PF0_MBX_HLP_ARQH_ARQH_M			MAKEMASK(0x3FF, 0)
#define PF0_MBX_HLP_ARQLEN			0x0022E604 /* Reset Source: PFR */
#define PF0_MBX_HLP_ARQLEN_ARQLEN_S		0
#define PF0_MBX_HLP_ARQLEN_ARQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_MBX_HLP_ARQLEN_ARQVFE_S		28
#define PF0_MBX_HLP_ARQLEN_ARQVFE_M		BIT(28)
#define PF0_MBX_HLP_ARQLEN_ARQOVFL_S		29
#define PF0_MBX_HLP_ARQLEN_ARQOVFL_M		BIT(29)
#define PF0_MBX_HLP_ARQLEN_ARQCRIT_S		30
#define PF0_MBX_HLP_ARQLEN_ARQCRIT_M		BIT(30)
#define PF0_MBX_HLP_ARQLEN_ARQENABLE_S		31
#define PF0_MBX_HLP_ARQLEN_ARQENABLE_M		BIT(31)
#define PF0_MBX_HLP_ARQT			0x0022E60C /* Reset Source: CORER */
#define PF0_MBX_HLP_ARQT_ARQT_S			0
#define PF0_MBX_HLP_ARQT_ARQT_M			MAKEMASK(0x3FF, 0)
#define PF0_MBX_HLP_ATQBAH			0x0022E5EC /* Reset Source: CORER */
#define PF0_MBX_HLP_ATQBAH_ATQBAH_S		0
#define PF0_MBX_HLP_ATQBAH_ATQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_MBX_HLP_ATQBAL			0x0022E5E8 /* Reset Source: CORER */
#define PF0_MBX_HLP_ATQBAL_ATQBAL_S		6
#define PF0_MBX_HLP_ATQBAL_ATQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_MBX_HLP_ATQH			0x0022E5F4 /* Reset Source: CORER */
#define PF0_MBX_HLP_ATQH_ATQH_S			0
#define PF0_MBX_HLP_ATQH_ATQH_M			MAKEMASK(0x3FF, 0)
#define PF0_MBX_HLP_ATQLEN			0x0022E5F0 /* Reset Source: PFR */
#define PF0_MBX_HLP_ATQLEN_ATQLEN_S		0
#define PF0_MBX_HLP_ATQLEN_ATQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_MBX_HLP_ATQLEN_ATQVFE_S		28
#define PF0_MBX_HLP_ATQLEN_ATQVFE_M		BIT(28)
#define PF0_MBX_HLP_ATQLEN_ATQOVFL_S		29
#define PF0_MBX_HLP_ATQLEN_ATQOVFL_M		BIT(29)
#define PF0_MBX_HLP_ATQLEN_ATQCRIT_S		30
#define PF0_MBX_HLP_ATQLEN_ATQCRIT_M		BIT(30)
#define PF0_MBX_HLP_ATQLEN_ATQENABLE_S		31
#define PF0_MBX_HLP_ATQLEN_ATQENABLE_M		BIT(31)
#define PF0_MBX_HLP_ATQT			0x0022E5F8 /* Reset Source: CORER */
#define PF0_MBX_HLP_ATQT_ATQT_S			0
#define PF0_MBX_HLP_ATQT_ATQT_M			MAKEMASK(0x3FF, 0)
#define PF0_MBX_PSM_ARQBAH			0x0022E628 /* Reset Source: CORER */
#define PF0_MBX_PSM_ARQBAH_ARQBAH_S		0
#define PF0_MBX_PSM_ARQBAH_ARQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_MBX_PSM_ARQBAL			0x0022E624 /* Reset Source: CORER */
#define PF0_MBX_PSM_ARQBAL_ARQBAL_LSB_S		0
#define PF0_MBX_PSM_ARQBAL_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define PF0_MBX_PSM_ARQBAL_ARQBAL_S		6
#define PF0_MBX_PSM_ARQBAL_ARQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_MBX_PSM_ARQH			0x0022E630 /* Reset Source: CORER */
#define PF0_MBX_PSM_ARQH_ARQH_S			0
#define PF0_MBX_PSM_ARQH_ARQH_M			MAKEMASK(0x3FF, 0)
#define PF0_MBX_PSM_ARQLEN			0x0022E62C /* Reset Source: PFR */
#define PF0_MBX_PSM_ARQLEN_ARQLEN_S		0
#define PF0_MBX_PSM_ARQLEN_ARQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_MBX_PSM_ARQLEN_ARQVFE_S		28
#define PF0_MBX_PSM_ARQLEN_ARQVFE_M		BIT(28)
#define PF0_MBX_PSM_ARQLEN_ARQOVFL_S		29
#define PF0_MBX_PSM_ARQLEN_ARQOVFL_M		BIT(29)
#define PF0_MBX_PSM_ARQLEN_ARQCRIT_S		30
#define PF0_MBX_PSM_ARQLEN_ARQCRIT_M		BIT(30)
#define PF0_MBX_PSM_ARQLEN_ARQENABLE_S		31
#define PF0_MBX_PSM_ARQLEN_ARQENABLE_M		BIT(31)
#define PF0_MBX_PSM_ARQT			0x0022E634 /* Reset Source: CORER */
#define PF0_MBX_PSM_ARQT_ARQT_S			0
#define PF0_MBX_PSM_ARQT_ARQT_M			MAKEMASK(0x3FF, 0)
#define PF0_MBX_PSM_ATQBAH			0x0022E614 /* Reset Source: CORER */
#define PF0_MBX_PSM_ATQBAH_ATQBAH_S		0
#define PF0_MBX_PSM_ATQBAH_ATQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_MBX_PSM_ATQBAL			0x0022E610 /* Reset Source: CORER */
#define PF0_MBX_PSM_ATQBAL_ATQBAL_S		6
#define PF0_MBX_PSM_ATQBAL_ATQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_MBX_PSM_ATQH			0x0022E61C /* Reset Source: CORER */
#define PF0_MBX_PSM_ATQH_ATQH_S			0
#define PF0_MBX_PSM_ATQH_ATQH_M			MAKEMASK(0x3FF, 0)
#define PF0_MBX_PSM_ATQLEN			0x0022E618 /* Reset Source: PFR */
#define PF0_MBX_PSM_ATQLEN_ATQLEN_S		0
#define PF0_MBX_PSM_ATQLEN_ATQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_MBX_PSM_ATQLEN_ATQVFE_S		28
#define PF0_MBX_PSM_ATQLEN_ATQVFE_M		BIT(28)
#define PF0_MBX_PSM_ATQLEN_ATQOVFL_S		29
#define PF0_MBX_PSM_ATQLEN_ATQOVFL_M		BIT(29)
#define PF0_MBX_PSM_ATQLEN_ATQCRIT_S		30
#define PF0_MBX_PSM_ATQLEN_ATQCRIT_M		BIT(30)
#define PF0_MBX_PSM_ATQLEN_ATQENABLE_S		31
#define PF0_MBX_PSM_ATQLEN_ATQENABLE_M		BIT(31)
#define PF0_MBX_PSM_ATQT			0x0022E620 /* Reset Source: CORER */
#define PF0_MBX_PSM_ATQT_ATQT_S			0
#define PF0_MBX_PSM_ATQT_ATQT_M			MAKEMASK(0x3FF, 0)
#define PF0_SB_CPM_ARQBAH			0x0022E650 /* Reset Source: CORER */
#define PF0_SB_CPM_ARQBAH_ARQBAH_S		0
#define PF0_SB_CPM_ARQBAH_ARQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_SB_CPM_ARQBAL			0x0022E64C /* Reset Source: CORER */
#define PF0_SB_CPM_ARQBAL_ARQBAL_LSB_S		0
#define PF0_SB_CPM_ARQBAL_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define PF0_SB_CPM_ARQBAL_ARQBAL_S		6
#define PF0_SB_CPM_ARQBAL_ARQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_SB_CPM_ARQH				0x0022E658 /* Reset Source: CORER */
#define PF0_SB_CPM_ARQH_ARQH_S			0
#define PF0_SB_CPM_ARQH_ARQH_M			MAKEMASK(0x3FF, 0)
#define PF0_SB_CPM_ARQLEN			0x0022E654 /* Reset Source: PFR */
#define PF0_SB_CPM_ARQLEN_ARQLEN_S		0
#define PF0_SB_CPM_ARQLEN_ARQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_SB_CPM_ARQLEN_ARQVFE_S		28
#define PF0_SB_CPM_ARQLEN_ARQVFE_M		BIT(28)
#define PF0_SB_CPM_ARQLEN_ARQOVFL_S		29
#define PF0_SB_CPM_ARQLEN_ARQOVFL_M		BIT(29)
#define PF0_SB_CPM_ARQLEN_ARQCRIT_S		30
#define PF0_SB_CPM_ARQLEN_ARQCRIT_M		BIT(30)
#define PF0_SB_CPM_ARQLEN_ARQENABLE_S		31
#define PF0_SB_CPM_ARQLEN_ARQENABLE_M		BIT(31)
#define PF0_SB_CPM_ARQT				0x0022E65C /* Reset Source: CORER */
#define PF0_SB_CPM_ARQT_ARQT_S			0
#define PF0_SB_CPM_ARQT_ARQT_M			MAKEMASK(0x3FF, 0)
#define PF0_SB_CPM_ATQBAH			0x0022E63C /* Reset Source: CORER */
#define PF0_SB_CPM_ATQBAH_ATQBAH_S		0
#define PF0_SB_CPM_ATQBAH_ATQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_SB_CPM_ATQBAL			0x0022E638 /* Reset Source: CORER */
#define PF0_SB_CPM_ATQBAL_ATQBAL_S		6
#define PF0_SB_CPM_ATQBAL_ATQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_SB_CPM_ATQH				0x0022E644 /* Reset Source: CORER */
#define PF0_SB_CPM_ATQH_ATQH_S			0
#define PF0_SB_CPM_ATQH_ATQH_M			MAKEMASK(0x3FF, 0)
#define PF0_SB_CPM_ATQLEN			0x0022E640 /* Reset Source: PFR */
#define PF0_SB_CPM_ATQLEN_ATQLEN_S		0
#define PF0_SB_CPM_ATQLEN_ATQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_SB_CPM_ATQLEN_ATQVFE_S		28
#define PF0_SB_CPM_ATQLEN_ATQVFE_M		BIT(28)
#define PF0_SB_CPM_ATQLEN_ATQOVFL_S		29
#define PF0_SB_CPM_ATQLEN_ATQOVFL_M		BIT(29)
#define PF0_SB_CPM_ATQLEN_ATQCRIT_S		30
#define PF0_SB_CPM_ATQLEN_ATQCRIT_M		BIT(30)
#define PF0_SB_CPM_ATQLEN_ATQENABLE_S		31
#define PF0_SB_CPM_ATQLEN_ATQENABLE_M		BIT(31)
#define PF0_SB_CPM_ATQT				0x0022E648 /* Reset Source: CORER */
#define PF0_SB_CPM_ATQT_ATQT_S			0
#define PF0_SB_CPM_ATQT_ATQT_M			MAKEMASK(0x3FF, 0)
#define PF0_SB_CPM_REM_DEV_CTL			0x002300F4 /* Reset Source: CORER */
#define PF0_SB_CPM_REM_DEV_CTL_DEST_EN_S	0
#define PF0_SB_CPM_REM_DEV_CTL_DEST_EN_M	MAKEMASK(0xFFFF, 0)
#define PF0_SB_HLP_ARQBAH			0x002300D8 /* Reset Source: CORER */
#define PF0_SB_HLP_ARQBAH_ARQBAH_S		0
#define PF0_SB_HLP_ARQBAH_ARQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_SB_HLP_ARQBAL			0x002300D4 /* Reset Source: CORER */
#define PF0_SB_HLP_ARQBAL_ARQBAL_LSB_S		0
#define PF0_SB_HLP_ARQBAL_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define PF0_SB_HLP_ARQBAL_ARQBAL_S		6
#define PF0_SB_HLP_ARQBAL_ARQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_SB_HLP_ARQH				0x002300E0 /* Reset Source: CORER */
#define PF0_SB_HLP_ARQH_ARQH_S			0
#define PF0_SB_HLP_ARQH_ARQH_M			MAKEMASK(0x3FF, 0)
#define PF0_SB_HLP_ARQLEN			0x002300DC /* Reset Source: PFR */
#define PF0_SB_HLP_ARQLEN_ARQLEN_S		0
#define PF0_SB_HLP_ARQLEN_ARQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_SB_HLP_ARQLEN_ARQVFE_S		28
#define PF0_SB_HLP_ARQLEN_ARQVFE_M		BIT(28)
#define PF0_SB_HLP_ARQLEN_ARQOVFL_S		29
#define PF0_SB_HLP_ARQLEN_ARQOVFL_M		BIT(29)
#define PF0_SB_HLP_ARQLEN_ARQCRIT_S		30
#define PF0_SB_HLP_ARQLEN_ARQCRIT_M		BIT(30)
#define PF0_SB_HLP_ARQLEN_ARQENABLE_S		31
#define PF0_SB_HLP_ARQLEN_ARQENABLE_M		BIT(31)
#define PF0_SB_HLP_ARQT				0x002300E4 /* Reset Source: CORER */
#define PF0_SB_HLP_ARQT_ARQT_S			0
#define PF0_SB_HLP_ARQT_ARQT_M			MAKEMASK(0x3FF, 0)
#define PF0_SB_HLP_ATQBAH			0x002300C4 /* Reset Source: CORER */
#define PF0_SB_HLP_ATQBAH_ATQBAH_S		0
#define PF0_SB_HLP_ATQBAH_ATQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PF0_SB_HLP_ATQBAL			0x002300C0 /* Reset Source: CORER */
#define PF0_SB_HLP_ATQBAL_ATQBAL_S		6
#define PF0_SB_HLP_ATQBAL_ATQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define PF0_SB_HLP_ATQH				0x002300CC /* Reset Source: CORER */
#define PF0_SB_HLP_ATQH_ATQH_S			0
#define PF0_SB_HLP_ATQH_ATQH_M			MAKEMASK(0x3FF, 0)
#define PF0_SB_HLP_ATQLEN			0x002300C8 /* Reset Source: PFR */
#define PF0_SB_HLP_ATQLEN_ATQLEN_S		0
#define PF0_SB_HLP_ATQLEN_ATQLEN_M		MAKEMASK(0x3FF, 0)
#define PF0_SB_HLP_ATQLEN_ATQVFE_S		28
#define PF0_SB_HLP_ATQLEN_ATQVFE_M		BIT(28)
#define PF0_SB_HLP_ATQLEN_ATQOVFL_S		29
#define PF0_SB_HLP_ATQLEN_ATQOVFL_M		BIT(29)
#define PF0_SB_HLP_ATQLEN_ATQCRIT_S		30
#define PF0_SB_HLP_ATQLEN_ATQCRIT_M		BIT(30)
#define PF0_SB_HLP_ATQLEN_ATQENABLE_S		31
#define PF0_SB_HLP_ATQLEN_ATQENABLE_M		BIT(31)
#define PF0_SB_HLP_ATQT				0x002300D0 /* Reset Source: CORER */
#define PF0_SB_HLP_ATQT_ATQT_S			0
#define PF0_SB_HLP_ATQT_ATQT_M			MAKEMASK(0x3FF, 0)
#define PF0_SB_HLP_REM_DEV_CTL			0x002300E8 /* Reset Source: CORER */
#define PF0_SB_HLP_REM_DEV_CTL_DEST_EN_S	0
#define PF0_SB_HLP_REM_DEV_CTL_DEST_EN_M	MAKEMASK(0xFFFF, 0)
#define SB_REM_DEV_DEST(_i)			(0x002300F8 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define SB_REM_DEV_DEST_MAX_INDEX		7
#define SB_REM_DEV_DEST_DEST_S			0
#define SB_REM_DEV_DEST_DEST_M			MAKEMASK(0xF, 0)
#define SB_REM_DEV_DEST_DEST_VALID_S		31
#define SB_REM_DEV_DEST_DEST_VALID_M		BIT(31)
#define VF_MBX_ARQBAH(_VF)			(0x0022B800 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VF_MBX_ARQBAH_MAX_INDEX			255
#define VF_MBX_ARQBAH_ARQBAH_S			0
#define VF_MBX_ARQBAH_ARQBAH_M			MAKEMASK(0xFFFFFFFF, 0)
#define VF_MBX_ARQBAL(_VF)			(0x0022B400 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VF_MBX_ARQBAL_MAX_INDEX			255
#define VF_MBX_ARQBAL_ARQBAL_LSB_S		0
#define VF_MBX_ARQBAL_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define VF_MBX_ARQBAL_ARQBAL_S			6
#define VF_MBX_ARQBAL_ARQBAL_M			MAKEMASK(0x3FFFFFF, 6)
#define VF_MBX_ARQH(_VF)			(0x0022C000 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VF_MBX_ARQH_MAX_INDEX			255
#define VF_MBX_ARQH_ARQH_S			0
#define VF_MBX_ARQH_ARQH_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_ARQLEN(_VF)			(0x0022BC00 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: PFR */
#define VF_MBX_ARQLEN_MAX_INDEX			255
#define VF_MBX_ARQLEN_ARQLEN_S			0
#define VF_MBX_ARQLEN_ARQLEN_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_ARQLEN_ARQVFE_S			28
#define VF_MBX_ARQLEN_ARQVFE_M			BIT(28)
#define VF_MBX_ARQLEN_ARQOVFL_S			29
#define VF_MBX_ARQLEN_ARQOVFL_M			BIT(29)
#define VF_MBX_ARQLEN_ARQCRIT_S			30
#define VF_MBX_ARQLEN_ARQCRIT_M			BIT(30)
#define VF_MBX_ARQLEN_ARQENABLE_S		31
#define VF_MBX_ARQLEN_ARQENABLE_M		BIT(31)
#define VF_MBX_ARQT(_VF)			(0x0022C400 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VF_MBX_ARQT_MAX_INDEX			255
#define VF_MBX_ARQT_ARQT_S			0
#define VF_MBX_ARQT_ARQT_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_ATQBAH(_VF)			(0x0022A400 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VF_MBX_ATQBAH_MAX_INDEX			255
#define VF_MBX_ATQBAH_ATQBAH_S			0
#define VF_MBX_ATQBAH_ATQBAH_M			MAKEMASK(0xFFFFFFFF, 0)
#define VF_MBX_ATQBAL(_VF)			(0x0022A000 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VF_MBX_ATQBAL_MAX_INDEX			255
#define VF_MBX_ATQBAL_ATQBAL_S			6
#define VF_MBX_ATQBAL_ATQBAL_M			MAKEMASK(0x3FFFFFF, 6)
#define VF_MBX_ATQH(_VF)			(0x0022AC00 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VF_MBX_ATQH_MAX_INDEX			255
#define VF_MBX_ATQH_ATQH_S			0
#define VF_MBX_ATQH_ATQH_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_ATQLEN(_VF)			(0x0022A800 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: PFR */
#define VF_MBX_ATQLEN_MAX_INDEX			255
#define VF_MBX_ATQLEN_ATQLEN_S			0
#define VF_MBX_ATQLEN_ATQLEN_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_ATQLEN_ATQVFE_S			28
#define VF_MBX_ATQLEN_ATQVFE_M			BIT(28)
#define VF_MBX_ATQLEN_ATQOVFL_S			29
#define VF_MBX_ATQLEN_ATQOVFL_M			BIT(29)
#define VF_MBX_ATQLEN_ATQCRIT_S			30
#define VF_MBX_ATQLEN_ATQCRIT_M			BIT(30)
#define VF_MBX_ATQLEN_ATQENABLE_S		31
#define VF_MBX_ATQLEN_ATQENABLE_M		BIT(31)
#define VF_MBX_ATQT(_VF)			(0x0022B000 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VF_MBX_ATQT_MAX_INDEX			255
#define VF_MBX_ATQT_ATQT_S			0
#define VF_MBX_ATQT_ATQT_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_CPM_ARQBAH(_VF128)		(0x0022D400 + ((_VF128) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define VF_MBX_CPM_ARQBAH_MAX_INDEX		127
#define VF_MBX_CPM_ARQBAH_ARQBAH_S		0
#define VF_MBX_CPM_ARQBAH_ARQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define VF_MBX_CPM_ARQBAL(_VF128)		(0x0022D200 + ((_VF128) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define VF_MBX_CPM_ARQBAL_MAX_INDEX		127
#define VF_MBX_CPM_ARQBAL_ARQBAL_LSB_S		0
#define VF_MBX_CPM_ARQBAL_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define VF_MBX_CPM_ARQBAL_ARQBAL_S		6
#define VF_MBX_CPM_ARQBAL_ARQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define VF_MBX_CPM_ARQH(_VF128)			(0x0022D800 + ((_VF128) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define VF_MBX_CPM_ARQH_MAX_INDEX		127
#define VF_MBX_CPM_ARQH_ARQH_S			0
#define VF_MBX_CPM_ARQH_ARQH_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_CPM_ARQLEN(_VF128)		(0x0022D600 + ((_VF128) * 4)) /* _i=0...127 */ /* Reset Source: PFR */
#define VF_MBX_CPM_ARQLEN_MAX_INDEX		127
#define VF_MBX_CPM_ARQLEN_ARQLEN_S		0
#define VF_MBX_CPM_ARQLEN_ARQLEN_M		MAKEMASK(0x3FF, 0)
#define VF_MBX_CPM_ARQLEN_ARQVFE_S		28
#define VF_MBX_CPM_ARQLEN_ARQVFE_M		BIT(28)
#define VF_MBX_CPM_ARQLEN_ARQOVFL_S		29
#define VF_MBX_CPM_ARQLEN_ARQOVFL_M		BIT(29)
#define VF_MBX_CPM_ARQLEN_ARQCRIT_S		30
#define VF_MBX_CPM_ARQLEN_ARQCRIT_M		BIT(30)
#define VF_MBX_CPM_ARQLEN_ARQENABLE_S		31
#define VF_MBX_CPM_ARQLEN_ARQENABLE_M		BIT(31)
#define VF_MBX_CPM_ARQT(_VF128)			(0x0022DA00 + ((_VF128) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define VF_MBX_CPM_ARQT_MAX_INDEX		127
#define VF_MBX_CPM_ARQT_ARQT_S			0
#define VF_MBX_CPM_ARQT_ARQT_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_CPM_ATQBAH(_VF128)		(0x0022CA00 + ((_VF128) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define VF_MBX_CPM_ATQBAH_MAX_INDEX		127
#define VF_MBX_CPM_ATQBAH_ATQBAH_S		0
#define VF_MBX_CPM_ATQBAH_ATQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define VF_MBX_CPM_ATQBAL(_VF128)		(0x0022C800 + ((_VF128) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define VF_MBX_CPM_ATQBAL_MAX_INDEX		127
#define VF_MBX_CPM_ATQBAL_ATQBAL_S		6
#define VF_MBX_CPM_ATQBAL_ATQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define VF_MBX_CPM_ATQH(_VF128)			(0x0022CE00 + ((_VF128) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define VF_MBX_CPM_ATQH_MAX_INDEX		127
#define VF_MBX_CPM_ATQH_ATQH_S			0
#define VF_MBX_CPM_ATQH_ATQH_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_CPM_ATQLEN(_VF128)		(0x0022CC00 + ((_VF128) * 4)) /* _i=0...127 */ /* Reset Source: PFR */
#define VF_MBX_CPM_ATQLEN_MAX_INDEX		127
#define VF_MBX_CPM_ATQLEN_ATQLEN_S		0
#define VF_MBX_CPM_ATQLEN_ATQLEN_M		MAKEMASK(0x3FF, 0)
#define VF_MBX_CPM_ATQLEN_ATQVFE_S		28
#define VF_MBX_CPM_ATQLEN_ATQVFE_M		BIT(28)
#define VF_MBX_CPM_ATQLEN_ATQOVFL_S		29
#define VF_MBX_CPM_ATQLEN_ATQOVFL_M		BIT(29)
#define VF_MBX_CPM_ATQLEN_ATQCRIT_S		30
#define VF_MBX_CPM_ATQLEN_ATQCRIT_M		BIT(30)
#define VF_MBX_CPM_ATQLEN_ATQENABLE_S		31
#define VF_MBX_CPM_ATQLEN_ATQENABLE_M		BIT(31)
#define VF_MBX_CPM_ATQT(_VF128)			(0x0022D000 + ((_VF128) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define VF_MBX_CPM_ATQT_MAX_INDEX		127
#define VF_MBX_CPM_ATQT_ATQT_S			0
#define VF_MBX_CPM_ATQT_ATQT_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_HLP_ARQBAH(_VF16)		(0x0022DD80 + ((_VF16) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define VF_MBX_HLP_ARQBAH_MAX_INDEX		15
#define VF_MBX_HLP_ARQBAH_ARQBAH_S		0
#define VF_MBX_HLP_ARQBAH_ARQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define VF_MBX_HLP_ARQBAL(_VF16)		(0x0022DD40 + ((_VF16) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define VF_MBX_HLP_ARQBAL_MAX_INDEX		15
#define VF_MBX_HLP_ARQBAL_ARQBAL_LSB_S		0
#define VF_MBX_HLP_ARQBAL_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define VF_MBX_HLP_ARQBAL_ARQBAL_S		6
#define VF_MBX_HLP_ARQBAL_ARQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define VF_MBX_HLP_ARQH(_VF16)			(0x0022DE00 + ((_VF16) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define VF_MBX_HLP_ARQH_MAX_INDEX		15
#define VF_MBX_HLP_ARQH_ARQH_S			0
#define VF_MBX_HLP_ARQH_ARQH_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_HLP_ARQLEN(_VF16)		(0x0022DDC0 + ((_VF16) * 4)) /* _i=0...15 */ /* Reset Source: PFR */
#define VF_MBX_HLP_ARQLEN_MAX_INDEX		15
#define VF_MBX_HLP_ARQLEN_ARQLEN_S		0
#define VF_MBX_HLP_ARQLEN_ARQLEN_M		MAKEMASK(0x3FF, 0)
#define VF_MBX_HLP_ARQLEN_ARQVFE_S		28
#define VF_MBX_HLP_ARQLEN_ARQVFE_M		BIT(28)
#define VF_MBX_HLP_ARQLEN_ARQOVFL_S		29
#define VF_MBX_HLP_ARQLEN_ARQOVFL_M		BIT(29)
#define VF_MBX_HLP_ARQLEN_ARQCRIT_S		30
#define VF_MBX_HLP_ARQLEN_ARQCRIT_M		BIT(30)
#define VF_MBX_HLP_ARQLEN_ARQENABLE_S		31
#define VF_MBX_HLP_ARQLEN_ARQENABLE_M		BIT(31)
#define VF_MBX_HLP_ARQT(_VF16)			(0x0022DE40 + ((_VF16) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define VF_MBX_HLP_ARQT_MAX_INDEX		15
#define VF_MBX_HLP_ARQT_ARQT_S			0
#define VF_MBX_HLP_ARQT_ARQT_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_HLP_ATQBAH(_VF16)		(0x0022DC40 + ((_VF16) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define VF_MBX_HLP_ATQBAH_MAX_INDEX		15
#define VF_MBX_HLP_ATQBAH_ATQBAH_S		0
#define VF_MBX_HLP_ATQBAH_ATQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define VF_MBX_HLP_ATQBAL(_VF16)		(0x0022DC00 + ((_VF16) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define VF_MBX_HLP_ATQBAL_MAX_INDEX		15
#define VF_MBX_HLP_ATQBAL_ATQBAL_S		6
#define VF_MBX_HLP_ATQBAL_ATQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define VF_MBX_HLP_ATQH(_VF16)			(0x0022DCC0 + ((_VF16) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define VF_MBX_HLP_ATQH_MAX_INDEX		15
#define VF_MBX_HLP_ATQH_ATQH_S			0
#define VF_MBX_HLP_ATQH_ATQH_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_HLP_ATQLEN(_VF16)		(0x0022DC80 + ((_VF16) * 4)) /* _i=0...15 */ /* Reset Source: PFR */
#define VF_MBX_HLP_ATQLEN_MAX_INDEX		15
#define VF_MBX_HLP_ATQLEN_ATQLEN_S		0
#define VF_MBX_HLP_ATQLEN_ATQLEN_M		MAKEMASK(0x3FF, 0)
#define VF_MBX_HLP_ATQLEN_ATQVFE_S		28
#define VF_MBX_HLP_ATQLEN_ATQVFE_M		BIT(28)
#define VF_MBX_HLP_ATQLEN_ATQOVFL_S		29
#define VF_MBX_HLP_ATQLEN_ATQOVFL_M		BIT(29)
#define VF_MBX_HLP_ATQLEN_ATQCRIT_S		30
#define VF_MBX_HLP_ATQLEN_ATQCRIT_M		BIT(30)
#define VF_MBX_HLP_ATQLEN_ATQENABLE_S		31
#define VF_MBX_HLP_ATQLEN_ATQENABLE_M		BIT(31)
#define VF_MBX_HLP_ATQT(_VF16)			(0x0022DD00 + ((_VF16) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define VF_MBX_HLP_ATQT_MAX_INDEX		15
#define VF_MBX_HLP_ATQT_ATQT_S			0
#define VF_MBX_HLP_ATQT_ATQT_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_PSM_ARQBAH(_VF16)		(0x0022E000 + ((_VF16) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define VF_MBX_PSM_ARQBAH_MAX_INDEX		15
#define VF_MBX_PSM_ARQBAH_ARQBAH_S		0
#define VF_MBX_PSM_ARQBAH_ARQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define VF_MBX_PSM_ARQBAL(_VF16)		(0x0022DFC0 + ((_VF16) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define VF_MBX_PSM_ARQBAL_MAX_INDEX		15
#define VF_MBX_PSM_ARQBAL_ARQBAL_LSB_S		0
#define VF_MBX_PSM_ARQBAL_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define VF_MBX_PSM_ARQBAL_ARQBAL_S		6
#define VF_MBX_PSM_ARQBAL_ARQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define VF_MBX_PSM_ARQH(_VF16)			(0x0022E080 + ((_VF16) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define VF_MBX_PSM_ARQH_MAX_INDEX		15
#define VF_MBX_PSM_ARQH_ARQH_S			0
#define VF_MBX_PSM_ARQH_ARQH_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_PSM_ARQLEN(_VF16)		(0x0022E040 + ((_VF16) * 4)) /* _i=0...15 */ /* Reset Source: PFR */
#define VF_MBX_PSM_ARQLEN_MAX_INDEX		15
#define VF_MBX_PSM_ARQLEN_ARQLEN_S		0
#define VF_MBX_PSM_ARQLEN_ARQLEN_M		MAKEMASK(0x3FF, 0)
#define VF_MBX_PSM_ARQLEN_ARQVFE_S		28
#define VF_MBX_PSM_ARQLEN_ARQVFE_M		BIT(28)
#define VF_MBX_PSM_ARQLEN_ARQOVFL_S		29
#define VF_MBX_PSM_ARQLEN_ARQOVFL_M		BIT(29)
#define VF_MBX_PSM_ARQLEN_ARQCRIT_S		30
#define VF_MBX_PSM_ARQLEN_ARQCRIT_M		BIT(30)
#define VF_MBX_PSM_ARQLEN_ARQENABLE_S		31
#define VF_MBX_PSM_ARQLEN_ARQENABLE_M		BIT(31)
#define VF_MBX_PSM_ARQT(_VF16)			(0x0022E0C0 + ((_VF16) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define VF_MBX_PSM_ARQT_MAX_INDEX		15
#define VF_MBX_PSM_ARQT_ARQT_S			0
#define VF_MBX_PSM_ARQT_ARQT_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_PSM_ATQBAH(_VF16)		(0x0022DEC0 + ((_VF16) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define VF_MBX_PSM_ATQBAH_MAX_INDEX		15
#define VF_MBX_PSM_ATQBAH_ATQBAH_S		0
#define VF_MBX_PSM_ATQBAH_ATQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define VF_MBX_PSM_ATQBAL(_VF16)		(0x0022DE80 + ((_VF16) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define VF_MBX_PSM_ATQBAL_MAX_INDEX		15
#define VF_MBX_PSM_ATQBAL_ATQBAL_S		6
#define VF_MBX_PSM_ATQBAL_ATQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define VF_MBX_PSM_ATQH(_VF16)			(0x0022DF40 + ((_VF16) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define VF_MBX_PSM_ATQH_MAX_INDEX		15
#define VF_MBX_PSM_ATQH_ATQH_S			0
#define VF_MBX_PSM_ATQH_ATQH_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_PSM_ATQLEN(_VF16)		(0x0022DF00 + ((_VF16) * 4)) /* _i=0...15 */ /* Reset Source: PFR */
#define VF_MBX_PSM_ATQLEN_MAX_INDEX		15
#define VF_MBX_PSM_ATQLEN_ATQLEN_S		0
#define VF_MBX_PSM_ATQLEN_ATQLEN_M		MAKEMASK(0x3FF, 0)
#define VF_MBX_PSM_ATQLEN_ATQVFE_S		28
#define VF_MBX_PSM_ATQLEN_ATQVFE_M		BIT(28)
#define VF_MBX_PSM_ATQLEN_ATQOVFL_S		29
#define VF_MBX_PSM_ATQLEN_ATQOVFL_M		BIT(29)
#define VF_MBX_PSM_ATQLEN_ATQCRIT_S		30
#define VF_MBX_PSM_ATQLEN_ATQCRIT_M		BIT(30)
#define VF_MBX_PSM_ATQLEN_ATQENABLE_S		31
#define VF_MBX_PSM_ATQLEN_ATQENABLE_M		BIT(31)
#define VF_MBX_PSM_ATQT(_VF16)			(0x0022DF80 + ((_VF16) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define VF_MBX_PSM_ATQT_MAX_INDEX		15
#define VF_MBX_PSM_ATQT_ATQT_S			0
#define VF_MBX_PSM_ATQT_ATQT_M			MAKEMASK(0x3FF, 0)
#define VF_SB_CPM_ARQBAH(_VF128)		(0x0022F400 + ((_VF128) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define VF_SB_CPM_ARQBAH_MAX_INDEX		127
#define VF_SB_CPM_ARQBAH_ARQBAH_S		0
#define VF_SB_CPM_ARQBAH_ARQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define VF_SB_CPM_ARQBAL(_VF128)		(0x0022F200 + ((_VF128) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define VF_SB_CPM_ARQBAL_MAX_INDEX		127
#define VF_SB_CPM_ARQBAL_ARQBAL_LSB_S		0
#define VF_SB_CPM_ARQBAL_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define VF_SB_CPM_ARQBAL_ARQBAL_S		6
#define VF_SB_CPM_ARQBAL_ARQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define VF_SB_CPM_ARQH(_VF128)			(0x0022F800 + ((_VF128) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define VF_SB_CPM_ARQH_MAX_INDEX		127
#define VF_SB_CPM_ARQH_ARQH_S			0
#define VF_SB_CPM_ARQH_ARQH_M			MAKEMASK(0x3FF, 0)
#define VF_SB_CPM_ARQLEN(_VF128)		(0x0022F600 + ((_VF128) * 4)) /* _i=0...127 */ /* Reset Source: PFR */
#define VF_SB_CPM_ARQLEN_MAX_INDEX		127
#define VF_SB_CPM_ARQLEN_ARQLEN_S		0
#define VF_SB_CPM_ARQLEN_ARQLEN_M		MAKEMASK(0x3FF, 0)
#define VF_SB_CPM_ARQLEN_ARQVFE_S		28
#define VF_SB_CPM_ARQLEN_ARQVFE_M		BIT(28)
#define VF_SB_CPM_ARQLEN_ARQOVFL_S		29
#define VF_SB_CPM_ARQLEN_ARQOVFL_M		BIT(29)
#define VF_SB_CPM_ARQLEN_ARQCRIT_S		30
#define VF_SB_CPM_ARQLEN_ARQCRIT_M		BIT(30)
#define VF_SB_CPM_ARQLEN_ARQENABLE_S		31
#define VF_SB_CPM_ARQLEN_ARQENABLE_M		BIT(31)
#define VF_SB_CPM_ARQT(_VF128)			(0x0022FA00 + ((_VF128) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define VF_SB_CPM_ARQT_MAX_INDEX		127
#define VF_SB_CPM_ARQT_ARQT_S			0
#define VF_SB_CPM_ARQT_ARQT_M			MAKEMASK(0x3FF, 0)
#define VF_SB_CPM_ATQBAH(_VF128)		(0x0022EA00 + ((_VF128) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define VF_SB_CPM_ATQBAH_MAX_INDEX		127
#define VF_SB_CPM_ATQBAH_ATQBAH_S		0
#define VF_SB_CPM_ATQBAH_ATQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define VF_SB_CPM_ATQBAL(_VF128)		(0x0022E800 + ((_VF128) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define VF_SB_CPM_ATQBAL_MAX_INDEX		127
#define VF_SB_CPM_ATQBAL_ATQBAL_S		6
#define VF_SB_CPM_ATQBAL_ATQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define VF_SB_CPM_ATQH(_VF128)			(0x0022EE00 + ((_VF128) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define VF_SB_CPM_ATQH_MAX_INDEX		127
#define VF_SB_CPM_ATQH_ATQH_S			0
#define VF_SB_CPM_ATQH_ATQH_M			MAKEMASK(0x3FF, 0)
#define VF_SB_CPM_ATQLEN(_VF128)		(0x0022EC00 + ((_VF128) * 4)) /* _i=0...127 */ /* Reset Source: PFR */
#define VF_SB_CPM_ATQLEN_MAX_INDEX		127
#define VF_SB_CPM_ATQLEN_ATQLEN_S		0
#define VF_SB_CPM_ATQLEN_ATQLEN_M		MAKEMASK(0x3FF, 0)
#define VF_SB_CPM_ATQLEN_ATQVFE_S		28
#define VF_SB_CPM_ATQLEN_ATQVFE_M		BIT(28)
#define VF_SB_CPM_ATQLEN_ATQOVFL_S		29
#define VF_SB_CPM_ATQLEN_ATQOVFL_M		BIT(29)
#define VF_SB_CPM_ATQLEN_ATQCRIT_S		30
#define VF_SB_CPM_ATQLEN_ATQCRIT_M		BIT(30)
#define VF_SB_CPM_ATQLEN_ATQENABLE_S		31
#define VF_SB_CPM_ATQLEN_ATQENABLE_M		BIT(31)
#define VF_SB_CPM_ATQT(_VF128)			(0x0022F000 + ((_VF128) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define VF_SB_CPM_ATQT_MAX_INDEX		127
#define VF_SB_CPM_ATQT_ATQT_S			0
#define VF_SB_CPM_ATQT_ATQT_M			MAKEMASK(0x3FF, 0)
#define VF_SB_CPM_REM_DEV_CTL			0x002300EC /* Reset Source: CORER */
#define VF_SB_CPM_REM_DEV_CTL_DEST_EN_S		0
#define VF_SB_CPM_REM_DEV_CTL_DEST_EN_M		MAKEMASK(0xFFFF, 0)
#define VP_MBX_CPM_PF_VF_CTRL(_VP128)		(0x00231800 + ((_VP128) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define VP_MBX_CPM_PF_VF_CTRL_MAX_INDEX		127
#define VP_MBX_CPM_PF_VF_CTRL_QUEUE_EN_S	0
#define VP_MBX_CPM_PF_VF_CTRL_QUEUE_EN_M	BIT(0)
#define VP_MBX_HLP_PF_VF_CTRL(_VP16)		(0x00231A00 + ((_VP16) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define VP_MBX_HLP_PF_VF_CTRL_MAX_INDEX		15
#define VP_MBX_HLP_PF_VF_CTRL_QUEUE_EN_S	0
#define VP_MBX_HLP_PF_VF_CTRL_QUEUE_EN_M	BIT(0)
#define VP_MBX_PF_VF_CTRL(_VSI)			(0x00230800 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VP_MBX_PF_VF_CTRL_MAX_INDEX		767
#define VP_MBX_PF_VF_CTRL_QUEUE_EN_S		0
#define VP_MBX_PF_VF_CTRL_QUEUE_EN_M		BIT(0)
#define VP_MBX_PSM_PF_VF_CTRL(_VP16)		(0x00231A40 + ((_VP16) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define VP_MBX_PSM_PF_VF_CTRL_MAX_INDEX		15
#define VP_MBX_PSM_PF_VF_CTRL_QUEUE_EN_S	0
#define VP_MBX_PSM_PF_VF_CTRL_QUEUE_EN_M	BIT(0)
#define VP_SB_CPM_PF_VF_CTRL(_VP128)		(0x00231C00 + ((_VP128) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define VP_SB_CPM_PF_VF_CTRL_MAX_INDEX		127
#define VP_SB_CPM_PF_VF_CTRL_QUEUE_EN_S		0
#define VP_SB_CPM_PF_VF_CTRL_QUEUE_EN_M		BIT(0)
#define GL_DCB_TDSCP2TC_BLOCK_DIS		0x00049218 /* Reset Source: CORER */
#define GL_DCB_TDSCP2TC_BLOCK_DIS_DSCP2TC_BLOCK_DIS_S 0
#define GL_DCB_TDSCP2TC_BLOCK_DIS_DSCP2TC_BLOCK_DIS_M BIT(0)
#define GL_DCB_TDSCP2TC_BLOCK_IPV4(_i)		(0x00049018 + ((_i) * 4)) /* _i=0...63 */ /* Reset Source: CORER */
#define GL_DCB_TDSCP2TC_BLOCK_IPV4_MAX_INDEX	63
#define GL_DCB_TDSCP2TC_BLOCK_IPV4_TC_BLOCK_LUT_S 0
#define GL_DCB_TDSCP2TC_BLOCK_IPV4_TC_BLOCK_LUT_M MAKEMASK(0xFFFFFFFF, 0)
#define GL_DCB_TDSCP2TC_BLOCK_IPV6(_i)		(0x00049118 + ((_i) * 4)) /* _i=0...63 */ /* Reset Source: CORER */
#define GL_DCB_TDSCP2TC_BLOCK_IPV6_MAX_INDEX	63
#define GL_DCB_TDSCP2TC_BLOCK_IPV6_TC_BLOCK_LUT_S 0
#define GL_DCB_TDSCP2TC_BLOCK_IPV6_TC_BLOCK_LUT_M MAKEMASK(0xFFFFFFFF, 0)
#define GLDCB_GENC				0x00083044 /* Reset Source: CORER */
#define GLDCB_GENC_PCIRTT_S			0
#define GLDCB_GENC_PCIRTT_M			MAKEMASK(0xFFFF, 0)
#define GLDCB_PRS_RETSTCC(_i)			(0x002000B0 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLDCB_PRS_RETSTCC_MAX_INDEX		31
#define GLDCB_PRS_RETSTCC_BWSHARE_S		0
#define GLDCB_PRS_RETSTCC_BWSHARE_M		MAKEMASK(0x7F, 0)
#define GLDCB_PRS_RETSTCC_ETSTC_S		31
#define GLDCB_PRS_RETSTCC_ETSTC_M		BIT(31)
#define GLDCB_PRS_RSPMC				0x00200160 /* Reset Source: CORER */
#define GLDCB_PRS_RSPMC_RSPM_S			0
#define GLDCB_PRS_RSPMC_RSPM_M			MAKEMASK(0xFF, 0)
#define GLDCB_PRS_RSPMC_RPM_MODE_S		8
#define GLDCB_PRS_RSPMC_RPM_MODE_M		MAKEMASK(0x3, 8)
#define GLDCB_PRS_RSPMC_PRR_MAX_EXP_S		10
#define GLDCB_PRS_RSPMC_PRR_MAX_EXP_M		MAKEMASK(0xF, 10)
#define GLDCB_PRS_RSPMC_PFCTIMER_S		14
#define GLDCB_PRS_RSPMC_PFCTIMER_M		MAKEMASK(0x3FFF, 14)
#define GLDCB_PRS_RSPMC_RPM_DIS_S		31
#define GLDCB_PRS_RSPMC_RPM_DIS_M		BIT(31)
#define GLDCB_RETSTCC(_i)			(0x00122140 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLDCB_RETSTCC_MAX_INDEX			31
#define GLDCB_RETSTCC_BWSHARE_S			0
#define GLDCB_RETSTCC_BWSHARE_M			MAKEMASK(0x7F, 0)
#define GLDCB_RETSTCC_ETSTC_S			31
#define GLDCB_RETSTCC_ETSTC_M			BIT(31)
#define GLDCB_RETSTCS(_i)			(0x001221C0 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLDCB_RETSTCS_MAX_INDEX			31
#define GLDCB_RETSTCS_CREDITS_S			0
#define GLDCB_RETSTCS_CREDITS_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLDCB_RTC2PFC_RCB			0x00122100 /* Reset Source: CORER */
#define GLDCB_RTC2PFC_RCB_TC2PFC_S		0
#define GLDCB_RTC2PFC_RCB_TC2PFC_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLDCB_SWT_RETSTCC(_i)			(0x0020A040 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLDCB_SWT_RETSTCC_MAX_INDEX		31
#define GLDCB_SWT_RETSTCC_BWSHARE_S		0
#define GLDCB_SWT_RETSTCC_BWSHARE_M		MAKEMASK(0x7F, 0)
#define GLDCB_SWT_RETSTCC_ETSTC_S		31
#define GLDCB_SWT_RETSTCC_ETSTC_M		BIT(31)
#define GLDCB_TC2PFC				0x001D2694 /* Reset Source: CORER */
#define GLDCB_TC2PFC_TC2PFC_S			0
#define GLDCB_TC2PFC_TC2PFC_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLDCB_TCB_MNG_SP			0x000AE12C /* Reset Source: CORER */
#define GLDCB_TCB_MNG_SP_MNG_SP_S		0
#define GLDCB_TCB_MNG_SP_MNG_SP_M		BIT(0)
#define GLDCB_TCB_TCLL_CFG			0x000AE134 /* Reset Source: CORER */
#define GLDCB_TCB_TCLL_CFG_LLTC_S		0
#define GLDCB_TCB_TCLL_CFG_LLTC_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLDCB_TCB_WB_SP				0x000AE310 /* Reset Source: CORER */
#define GLDCB_TCB_WB_SP_WB_SP_S			0
#define GLDCB_TCB_WB_SP_WB_SP_M			BIT(0)
#define GLDCB_TCUPM_IMM_EN			0x000BC824 /* Reset Source: CORER */
#define GLDCB_TCUPM_IMM_EN_IMM_EN_S		0
#define GLDCB_TCUPM_IMM_EN_IMM_EN_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLDCB_TCUPM_LEGACY_TC			0x000BC828 /* Reset Source: CORER */
#define GLDCB_TCUPM_LEGACY_TC_LEGTC_S		0
#define GLDCB_TCUPM_LEGACY_TC_LEGTC_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLDCB_TCUPM_NO_EXCEED_DIS		0x000BC830 /* Reset Source: CORER */
#define GLDCB_TCUPM_NO_EXCEED_DIS_NON_EXCEED_DIS_S 0
#define GLDCB_TCUPM_NO_EXCEED_DIS_NON_EXCEED_DIS_M BIT(0)
#define GLDCB_TCUPM_WB_DIS			0x000BC834 /* Reset Source: CORER */
#define GLDCB_TCUPM_WB_DIS_PORT_DISABLE_S	0
#define GLDCB_TCUPM_WB_DIS_PORT_DISABLE_M	BIT(0)
#define GLDCB_TCUPM_WB_DIS_TC_DISABLE_S		1
#define GLDCB_TCUPM_WB_DIS_TC_DISABLE_M		BIT(1)
#define GLDCB_TFPFCI				0x0009949C /* Reset Source: CORER */
#define GLDCB_TFPFCI_GLDCB_TFPFCI_S		0
#define GLDCB_TFPFCI_GLDCB_TFPFCI_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLDCB_TLPM_IMM_TCB			0x000A0190 /* Reset Source: CORER */
#define GLDCB_TLPM_IMM_TCB_IMM_EN_S		0
#define GLDCB_TLPM_IMM_TCB_IMM_EN_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLDCB_TLPM_IMM_TCUPM			0x000A018C /* Reset Source: CORER */
#define GLDCB_TLPM_IMM_TCUPM_IMM_EN_S		0
#define GLDCB_TLPM_IMM_TCUPM_IMM_EN_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLDCB_TLPM_PCI_DM			0x000A0180 /* Reset Source: CORER */
#define GLDCB_TLPM_PCI_DM_MONITOR_S		0
#define GLDCB_TLPM_PCI_DM_MONITOR_M		MAKEMASK(0x7FFFF, 0)
#define GLDCB_TLPM_PCI_DTHR			0x000A0184 /* Reset Source: CORER */
#define GLDCB_TLPM_PCI_DTHR_PCI_TDATA_S		0
#define GLDCB_TLPM_PCI_DTHR_PCI_TDATA_M		MAKEMASK(0xFFF, 0)
#define GLDCB_TPB_IMM_TLPM			0x00099468 /* Reset Source: CORER */
#define GLDCB_TPB_IMM_TLPM_IMM_EN_S		0
#define GLDCB_TPB_IMM_TLPM_IMM_EN_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLDCB_TPB_IMM_TPB			0x0009946C /* Reset Source: CORER */
#define GLDCB_TPB_IMM_TPB_IMM_EN_S		0
#define GLDCB_TPB_IMM_TPB_IMM_EN_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLDCB_TPB_TCLL_CFG			0x00099464 /* Reset Source: CORER */
#define GLDCB_TPB_TCLL_CFG_LLTC_S		0
#define GLDCB_TPB_TCLL_CFG_LLTC_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTCB_BULK_DWRR_REG_QUANTA		0x000AE0E0 /* Reset Source: CORER */
#define GLTCB_BULK_DWRR_REG_QUANTA_QUANTA_S	0
#define GLTCB_BULK_DWRR_REG_QUANTA_QUANTA_M	MAKEMASK(0x7FF, 0)
#define GLTCB_BULK_DWRR_REG_SAT			0x000AE0F0 /* Reset Source: CORER */
#define GLTCB_BULK_DWRR_REG_SAT_SATURATION_S	0
#define GLTCB_BULK_DWRR_REG_SAT_SATURATION_M	MAKEMASK(0x1FFFF, 0)
#define GLTCB_BULK_DWRR_WB_QUANTA		0x000AE0E4 /* Reset Source: CORER */
#define GLTCB_BULK_DWRR_WB_QUANTA_QUANTA_S	0
#define GLTCB_BULK_DWRR_WB_QUANTA_QUANTA_M	MAKEMASK(0x7FF, 0)
#define GLTCB_BULK_DWRR_WB_SAT			0x000AE0F4 /* Reset Source: CORER */
#define GLTCB_BULK_DWRR_WB_SAT_SATURATION_S	0
#define GLTCB_BULK_DWRR_WB_SAT_SATURATION_M	MAKEMASK(0x1FFFF, 0)
#define GLTCB_CREDIT_EXP_CTL			0x000AE120 /* Reset Source: CORER */
#define GLTCB_CREDIT_EXP_CTL_EN_S		0
#define GLTCB_CREDIT_EXP_CTL_EN_M		BIT(0)
#define GLTCB_CREDIT_EXP_CTL_MIN_PKT_S		1
#define GLTCB_CREDIT_EXP_CTL_MIN_PKT_M		MAKEMASK(0x1FF, 1)
#define GLTCB_LL_DWRR_REG_QUANTA		0x000AE0E8 /* Reset Source: CORER */
#define GLTCB_LL_DWRR_REG_QUANTA_QUANTA_S	0
#define GLTCB_LL_DWRR_REG_QUANTA_QUANTA_M	MAKEMASK(0x7FF, 0)
#define GLTCB_LL_DWRR_REG_SAT			0x000AE0F8 /* Reset Source: CORER */
#define GLTCB_LL_DWRR_REG_SAT_SATURATION_S	0
#define GLTCB_LL_DWRR_REG_SAT_SATURATION_M	MAKEMASK(0x1FFFF, 0)
#define GLTCB_LL_DWRR_WB_QUANTA			0x000AE0EC /* Reset Source: CORER */
#define GLTCB_LL_DWRR_WB_QUANTA_QUANTA_S	0
#define GLTCB_LL_DWRR_WB_QUANTA_QUANTA_M	MAKEMASK(0x7FF, 0)
#define GLTCB_LL_DWRR_WB_SAT			0x000AE0FC /* Reset Source: CORER */
#define GLTCB_LL_DWRR_WB_SAT_SATURATION_S	0
#define GLTCB_LL_DWRR_WB_SAT_SATURATION_M	MAKEMASK(0x1FFFF, 0)
#define GLTCB_WB_RL				0x000AE238 /* Reset Source: CORER */
#define GLTCB_WB_RL_PERIOD_S			0
#define GLTCB_WB_RL_PERIOD_M			MAKEMASK(0xFFFF, 0)
#define GLTCB_WB_RL_EN_S			16
#define GLTCB_WB_RL_EN_M			BIT(16)
#define GLTPB_WB_RL				0x00099460 /* Reset Source: CORER */
#define GLTPB_WB_RL_PERIOD_S			0
#define GLTPB_WB_RL_PERIOD_M			MAKEMASK(0xFFFF, 0)
#define GLTPB_WB_RL_EN_S			16
#define GLTPB_WB_RL_EN_M			BIT(16)
#define PRTDCB_FCCFG				0x001E4640 /* Reset Source: GLOBR */
#define PRTDCB_FCCFG_TFCE_S			3
#define PRTDCB_FCCFG_TFCE_M			MAKEMASK(0x3, 3)
#define PRTDCB_FCRTV				0x001E4600 /* Reset Source: GLOBR */
#define PRTDCB_FCRTV_FC_REFRESH_TH_S		0
#define PRTDCB_FCRTV_FC_REFRESH_TH_M		MAKEMASK(0xFFFF, 0)
#define PRTDCB_FCTTVN(_i)			(0x001E4580 + ((_i) * 32)) /* _i=0...3 */ /* Reset Source: GLOBR */
#define PRTDCB_FCTTVN_MAX_INDEX			3
#define PRTDCB_FCTTVN_TTV_2N_S			0
#define PRTDCB_FCTTVN_TTV_2N_M			MAKEMASK(0xFFFF, 0)
#define PRTDCB_FCTTVN_TTV_2N_P1_S		16
#define PRTDCB_FCTTVN_TTV_2N_P1_M		MAKEMASK(0xFFFF, 16)
#define PRTDCB_GENC				0x00083000 /* Reset Source: CORER */
#define PRTDCB_GENC_NUMTC_S			2
#define PRTDCB_GENC_NUMTC_M			MAKEMASK(0xF, 2)
#define PRTDCB_GENC_FCOEUP_S			6
#define PRTDCB_GENC_FCOEUP_M			MAKEMASK(0x7, 6)
#define PRTDCB_GENC_FCOEUP_VALID_S		9
#define PRTDCB_GENC_FCOEUP_VALID_M		BIT(9)
#define PRTDCB_GENC_PFCLDA_S			16
#define PRTDCB_GENC_PFCLDA_M			MAKEMASK(0xFFFF, 16)
#define PRTDCB_GENS				0x00083020 /* Reset Source: CORER */
#define PRTDCB_GENS_DCBX_STATUS_S		0
#define PRTDCB_GENS_DCBX_STATUS_M		MAKEMASK(0x7, 0)
#define PRTDCB_PRS_RETSC			0x002001A0 /* Reset Source: CORER */
#define PRTDCB_PRS_RETSC_ETS_MODE_S		0
#define PRTDCB_PRS_RETSC_ETS_MODE_M		BIT(0)
#define PRTDCB_PRS_RETSC_NON_ETS_MODE_S		1
#define PRTDCB_PRS_RETSC_NON_ETS_MODE_M		BIT(1)
#define PRTDCB_PRS_RETSC_ETS_MAX_EXP_S		2
#define PRTDCB_PRS_RETSC_ETS_MAX_EXP_M		MAKEMASK(0xF, 2)
#define PRTDCB_PRS_RPRRC			0x00200180 /* Reset Source: CORER */
#define PRTDCB_PRS_RPRRC_BWSHARE_S		0
#define PRTDCB_PRS_RPRRC_BWSHARE_M		MAKEMASK(0x3FF, 0)
#define PRTDCB_PRS_RPRRC_BWSHARE_DIS_S		31
#define PRTDCB_PRS_RPRRC_BWSHARE_DIS_M		BIT(31)
#define PRTDCB_RETSC				0x001222A0 /* Reset Source: CORER */
#define PRTDCB_RETSC_ETS_MODE_S			0
#define PRTDCB_RETSC_ETS_MODE_M			BIT(0)
#define PRTDCB_RETSC_NON_ETS_MODE_S		1
#define PRTDCB_RETSC_NON_ETS_MODE_M		BIT(1)
#define PRTDCB_RETSC_ETS_MAX_EXP_S		2
#define PRTDCB_RETSC_ETS_MAX_EXP_M		MAKEMASK(0xF, 2)
#define PRTDCB_RPRRC				0x001220C0 /* Reset Source: CORER */
#define PRTDCB_RPRRC_BWSHARE_S			0
#define PRTDCB_RPRRC_BWSHARE_M			MAKEMASK(0x3FF, 0)
#define PRTDCB_RPRRC_BWSHARE_DIS_S		31
#define PRTDCB_RPRRC_BWSHARE_DIS_M		BIT(31)
#define PRTDCB_RPRRS				0x001220E0 /* Reset Source: CORER */
#define PRTDCB_RPRRS_CREDITS_S			0
#define PRTDCB_RPRRS_CREDITS_M			MAKEMASK(0xFFFFFFFF, 0)
#define PRTDCB_RUP_TDPU				0x00040960 /* Reset Source: CORER */
#define PRTDCB_RUP_TDPU_NOVLANUP_S		0
#define PRTDCB_RUP_TDPU_NOVLANUP_M		MAKEMASK(0x7, 0)
#define PRTDCB_RUP2TC				0x001D2640 /* Reset Source: CORER */
#define PRTDCB_RUP2TC_UP0TC_S			0
#define PRTDCB_RUP2TC_UP0TC_M			MAKEMASK(0x7, 0)
#define PRTDCB_RUP2TC_UP1TC_S			3
#define PRTDCB_RUP2TC_UP1TC_M			MAKEMASK(0x7, 3)
#define PRTDCB_RUP2TC_UP2TC_S			6
#define PRTDCB_RUP2TC_UP2TC_M			MAKEMASK(0x7, 6)
#define PRTDCB_RUP2TC_UP3TC_S			9
#define PRTDCB_RUP2TC_UP3TC_M			MAKEMASK(0x7, 9)
#define PRTDCB_RUP2TC_UP4TC_S			12
#define PRTDCB_RUP2TC_UP4TC_M			MAKEMASK(0x7, 12)
#define PRTDCB_RUP2TC_UP5TC_S			15
#define PRTDCB_RUP2TC_UP5TC_M			MAKEMASK(0x7, 15)
#define PRTDCB_RUP2TC_UP6TC_S			18
#define PRTDCB_RUP2TC_UP6TC_M			MAKEMASK(0x7, 18)
#define PRTDCB_RUP2TC_UP7TC_S			21
#define PRTDCB_RUP2TC_UP7TC_M			MAKEMASK(0x7, 21)
#define PRTDCB_SWT_RETSC			0x0020A140 /* Reset Source: CORER */
#define PRTDCB_SWT_RETSC_ETS_MODE_S		0
#define PRTDCB_SWT_RETSC_ETS_MODE_M		BIT(0)
#define PRTDCB_SWT_RETSC_NON_ETS_MODE_S		1
#define PRTDCB_SWT_RETSC_NON_ETS_MODE_M		BIT(1)
#define PRTDCB_SWT_RETSC_ETS_MAX_EXP_S		2
#define PRTDCB_SWT_RETSC_ETS_MAX_EXP_M		MAKEMASK(0xF, 2)
#define PRTDCB_TCB_DWRR_CREDITS			0x000AE000 /* Reset Source: CORER */
#define PRTDCB_TCB_DWRR_CREDITS_CREDITS_S	0
#define PRTDCB_TCB_DWRR_CREDITS_CREDITS_M	MAKEMASK(0x3FFFF, 0)
#define PRTDCB_TCB_DWRR_QUANTA			0x000AE020 /* Reset Source: CORER */
#define PRTDCB_TCB_DWRR_QUANTA_QUANTA_S		0
#define PRTDCB_TCB_DWRR_QUANTA_QUANTA_M		MAKEMASK(0x7FF, 0)
#define PRTDCB_TCB_DWRR_SAT			0x000AE040 /* Reset Source: CORER */
#define PRTDCB_TCB_DWRR_SAT_SATURATION_S	0
#define PRTDCB_TCB_DWRR_SAT_SATURATION_M	MAKEMASK(0x1FFFF, 0)
#define PRTDCB_TCUPM_NO_EXCEED_DM		0x000BC3C0 /* Reset Source: CORER */
#define PRTDCB_TCUPM_NO_EXCEED_DM_MONITOR_S	0
#define PRTDCB_TCUPM_NO_EXCEED_DM_MONITOR_M	MAKEMASK(0x7FFFF, 0)
#define PRTDCB_TCUPM_REG_CM			0x000BC360 /* Reset Source: CORER */
#define PRTDCB_TCUPM_REG_CM_MONITOR_S		0
#define PRTDCB_TCUPM_REG_CM_MONITOR_M		MAKEMASK(0x7FFF, 0)
#define PRTDCB_TCUPM_REG_CTHR			0x000BC380 /* Reset Source: CORER */
#define PRTDCB_TCUPM_REG_CTHR_PORTOFFTH_H_S	0
#define PRTDCB_TCUPM_REG_CTHR_PORTOFFTH_H_M	MAKEMASK(0x7FFF, 0)
#define PRTDCB_TCUPM_REG_CTHR_PORTOFFTH_L_S	15
#define PRTDCB_TCUPM_REG_CTHR_PORTOFFTH_L_M	MAKEMASK(0x7FFF, 15)
#define PRTDCB_TCUPM_REG_DM			0x000BC3A0 /* Reset Source: CORER */
#define PRTDCB_TCUPM_REG_DM_MONITOR_S		0
#define PRTDCB_TCUPM_REG_DM_MONITOR_M		MAKEMASK(0x7FFFF, 0)
#define PRTDCB_TCUPM_REG_DTHR			0x000BC3E0 /* Reset Source: CORER */
#define PRTDCB_TCUPM_REG_DTHR_PORTOFFTH_H_S	0
#define PRTDCB_TCUPM_REG_DTHR_PORTOFFTH_H_M	MAKEMASK(0xFFF, 0)
#define PRTDCB_TCUPM_REG_DTHR_PORTOFFTH_L_S	12
#define PRTDCB_TCUPM_REG_DTHR_PORTOFFTH_L_M	MAKEMASK(0xFFF, 12)
#define PRTDCB_TCUPM_REG_PE_HB_DM		0x000BC400 /* Reset Source: CORER */
#define PRTDCB_TCUPM_REG_PE_HB_DM_MONITOR_S	0
#define PRTDCB_TCUPM_REG_PE_HB_DM_MONITOR_M	MAKEMASK(0xFFF, 0)
#define PRTDCB_TCUPM_REG_PE_HB_DTHR		0x000BC420 /* Reset Source: CORER */
#define PRTDCB_TCUPM_REG_PE_HB_DTHR_PORTOFFTH_H_S 0
#define PRTDCB_TCUPM_REG_PE_HB_DTHR_PORTOFFTH_H_M MAKEMASK(0xFFF, 0)
#define PRTDCB_TCUPM_REG_PE_HB_DTHR_PORTOFFTH_L_S 12
#define PRTDCB_TCUPM_REG_PE_HB_DTHR_PORTOFFTH_L_M MAKEMASK(0xFFF, 12)
#define PRTDCB_TCUPM_WAIT_PFC_CM		0x000BC440 /* Reset Source: CORER */
#define PRTDCB_TCUPM_WAIT_PFC_CM_MONITOR_S	0
#define PRTDCB_TCUPM_WAIT_PFC_CM_MONITOR_M	MAKEMASK(0x7FFF, 0)
#define PRTDCB_TCUPM_WAIT_PFC_CTHR		0x000BC460 /* Reset Source: CORER */
#define PRTDCB_TCUPM_WAIT_PFC_CTHR_PORTOFFTH_S	0
#define PRTDCB_TCUPM_WAIT_PFC_CTHR_PORTOFFTH_M	MAKEMASK(0x7FFF, 0)
#define PRTDCB_TCUPM_WAIT_PFC_DM		0x000BC480 /* Reset Source: CORER */
#define PRTDCB_TCUPM_WAIT_PFC_DM_MONITOR_S	0
#define PRTDCB_TCUPM_WAIT_PFC_DM_MONITOR_M	MAKEMASK(0x7FFFF, 0)
#define PRTDCB_TCUPM_WAIT_PFC_DTHR		0x000BC4A0 /* Reset Source: CORER */
#define PRTDCB_TCUPM_WAIT_PFC_DTHR_PORTOFFTH_S	0
#define PRTDCB_TCUPM_WAIT_PFC_DTHR_PORTOFFTH_M	MAKEMASK(0xFFF, 0)
#define PRTDCB_TCUPM_WAIT_PFC_PE_HB_DM		0x000BC4C0 /* Reset Source: CORER */
#define PRTDCB_TCUPM_WAIT_PFC_PE_HB_DM_MONITOR_S 0
#define PRTDCB_TCUPM_WAIT_PFC_PE_HB_DM_MONITOR_M MAKEMASK(0xFFF, 0)
#define PRTDCB_TCUPM_WAIT_PFC_PE_HB_DTHR	0x000BC4E0 /* Reset Source: CORER */
#define PRTDCB_TCUPM_WAIT_PFC_PE_HB_DTHR_PORTOFFTH_S 0
#define PRTDCB_TCUPM_WAIT_PFC_PE_HB_DTHR_PORTOFFTH_M MAKEMASK(0xFFF, 0)
#define PRTDCB_TDPUC				0x00040940 /* Reset Source: CORER */
#define PRTDCB_TDPUC_MAX_TXFRAME_S		0
#define PRTDCB_TDPUC_MAX_TXFRAME_M		MAKEMASK(0xFFFF, 0)
#define PRTDCB_TDPUC_MAL_LENGTH_S		16
#define PRTDCB_TDPUC_MAL_LENGTH_M		BIT(16)
#define PRTDCB_TDPUC_MAL_CMD_S			17
#define PRTDCB_TDPUC_MAL_CMD_M			BIT(17)
#define PRTDCB_TDPUC_TTL_DROP_S			18
#define PRTDCB_TDPUC_TTL_DROP_M			BIT(18)
#define PRTDCB_TDPUC_UR_DROP_S			19
#define PRTDCB_TDPUC_UR_DROP_M			BIT(19)
#define PRTDCB_TDPUC_DUMMY_S			20
#define PRTDCB_TDPUC_DUMMY_M			BIT(20)
#define PRTDCB_TDPUC_BIG_PKT_SIZE_S		21
#define PRTDCB_TDPUC_BIG_PKT_SIZE_M		BIT(21)
#define PRTDCB_TDPUC_L2_ACCEPT_FAIL_S		22
#define PRTDCB_TDPUC_L2_ACCEPT_FAIL_M		BIT(22)
#define PRTDCB_TDPUC_DSCP_CHECK_FAIL_S		23
#define PRTDCB_TDPUC_DSCP_CHECK_FAIL_M		BIT(23)
#define PRTDCB_TDPUC_RCU_ANTISPOOF_S		24
#define PRTDCB_TDPUC_RCU_ANTISPOOF_M		BIT(24)
#define PRTDCB_TDPUC_NIC_DSI_S			25
#define PRTDCB_TDPUC_NIC_DSI_M			BIT(25)
#define PRTDCB_TDPUC_NIC_IPSEC_S		26
#define PRTDCB_TDPUC_NIC_IPSEC_M		BIT(26)
#define PRTDCB_TDPUC_CLEAR_DROP_S		31
#define PRTDCB_TDPUC_CLEAR_DROP_M		BIT(31)
#define PRTDCB_TFCS				0x001E4560 /* Reset Source: GLOBR */
#define PRTDCB_TFCS_TXOFF_S			0
#define PRTDCB_TFCS_TXOFF_M			BIT(0)
#define PRTDCB_TFCS_TXOFF0_S			8
#define PRTDCB_TFCS_TXOFF0_M			BIT(8)
#define PRTDCB_TFCS_TXOFF1_S			9
#define PRTDCB_TFCS_TXOFF1_M			BIT(9)
#define PRTDCB_TFCS_TXOFF2_S			10
#define PRTDCB_TFCS_TXOFF2_M			BIT(10)
#define PRTDCB_TFCS_TXOFF3_S			11
#define PRTDCB_TFCS_TXOFF3_M			BIT(11)
#define PRTDCB_TFCS_TXOFF4_S			12
#define PRTDCB_TFCS_TXOFF4_M			BIT(12)
#define PRTDCB_TFCS_TXOFF5_S			13
#define PRTDCB_TFCS_TXOFF5_M			BIT(13)
#define PRTDCB_TFCS_TXOFF6_S			14
#define PRTDCB_TFCS_TXOFF6_M			BIT(14)
#define PRTDCB_TFCS_TXOFF7_S			15
#define PRTDCB_TFCS_TXOFF7_M			BIT(15)
#define PRTDCB_TLPM_REG_DM			0x000A0000 /* Reset Source: CORER */
#define PRTDCB_TLPM_REG_DM_MONITOR_S		0
#define PRTDCB_TLPM_REG_DM_MONITOR_M		MAKEMASK(0x7FFFF, 0)
#define PRTDCB_TLPM_REG_DTHR			0x000A0020 /* Reset Source: CORER */
#define PRTDCB_TLPM_REG_DTHR_PORTOFFTH_H_S	0
#define PRTDCB_TLPM_REG_DTHR_PORTOFFTH_H_M	MAKEMASK(0xFFF, 0)
#define PRTDCB_TLPM_REG_DTHR_PORTOFFTH_L_S	12
#define PRTDCB_TLPM_REG_DTHR_PORTOFFTH_L_M	MAKEMASK(0xFFF, 12)
#define PRTDCB_TLPM_WAIT_PFC_DM			0x000A0040 /* Reset Source: CORER */
#define PRTDCB_TLPM_WAIT_PFC_DM_MONITOR_S	0
#define PRTDCB_TLPM_WAIT_PFC_DM_MONITOR_M	MAKEMASK(0x7FFFF, 0)
#define PRTDCB_TLPM_WAIT_PFC_DTHR		0x000A0060 /* Reset Source: CORER */
#define PRTDCB_TLPM_WAIT_PFC_DTHR_PORTOFFTH_S	0
#define PRTDCB_TLPM_WAIT_PFC_DTHR_PORTOFFTH_M	MAKEMASK(0xFFF, 0)
#define PRTDCB_TPFCTS(_i)			(0x001E4660 + ((_i) * 32)) /* _i=0...7 */ /* Reset Source: GLOBR */
#define PRTDCB_TPFCTS_MAX_INDEX			7
#define PRTDCB_TPFCTS_PFCTIMER_S		0
#define PRTDCB_TPFCTS_PFCTIMER_M		MAKEMASK(0x3FFF, 0)
#define PRTDCB_TUP2TC				0x001D26C0 /* Reset Source: CORER */
#define PRTDCB_TUP2TC_UP0TC_S			0
#define PRTDCB_TUP2TC_UP0TC_M			MAKEMASK(0x7, 0)
#define PRTDCB_TUP2TC_UP1TC_S			3
#define PRTDCB_TUP2TC_UP1TC_M			MAKEMASK(0x7, 3)
#define PRTDCB_TUP2TC_UP2TC_S			6
#define PRTDCB_TUP2TC_UP2TC_M			MAKEMASK(0x7, 6)
#define PRTDCB_TUP2TC_UP3TC_S			9
#define PRTDCB_TUP2TC_UP3TC_M			MAKEMASK(0x7, 9)
#define PRTDCB_TUP2TC_UP4TC_S			12
#define PRTDCB_TUP2TC_UP4TC_M			MAKEMASK(0x7, 12)
#define PRTDCB_TUP2TC_UP5TC_S			15
#define PRTDCB_TUP2TC_UP5TC_M			MAKEMASK(0x7, 15)
#define PRTDCB_TUP2TC_UP6TC_S			18
#define PRTDCB_TUP2TC_UP6TC_M			MAKEMASK(0x7, 18)
#define PRTDCB_TUP2TC_UP7TC_S			21
#define PRTDCB_TUP2TC_UP7TC_M			MAKEMASK(0x7, 21)
#define PRTDCB_TX_DSCP2UP_CTL			0x00040980 /* Reset Source: CORER */
#define PRTDCB_TX_DSCP2UP_CTL_DSCP2UP_ENA_S	0
#define PRTDCB_TX_DSCP2UP_CTL_DSCP2UP_ENA_M	BIT(0)
#define PRTDCB_TX_DSCP2UP_CTL_DSCP_DEFAULT_UP_S	1
#define PRTDCB_TX_DSCP2UP_CTL_DSCP_DEFAULT_UP_M	MAKEMASK(0x7, 1)
#define PRTDCB_TX_DSCP2UP_IPV4_LUT(_i)		(0x000409A0 + ((_i) * 32)) /* _i=0...7 */ /* Reset Source: CORER */
#define PRTDCB_TX_DSCP2UP_IPV4_LUT_MAX_INDEX	7
#define PRTDCB_TX_DSCP2UP_IPV4_LUT_DSCP2UP_LUT_0_S 0
#define PRTDCB_TX_DSCP2UP_IPV4_LUT_DSCP2UP_LUT_0_M MAKEMASK(0x7, 0)
#define PRTDCB_TX_DSCP2UP_IPV4_LUT_DSCP2UP_LUT_1_S 4
#define PRTDCB_TX_DSCP2UP_IPV4_LUT_DSCP2UP_LUT_1_M MAKEMASK(0x7, 4)
#define PRTDCB_TX_DSCP2UP_IPV4_LUT_DSCP2UP_LUT_2_S 8
#define PRTDCB_TX_DSCP2UP_IPV4_LUT_DSCP2UP_LUT_2_M MAKEMASK(0x7, 8)
#define PRTDCB_TX_DSCP2UP_IPV4_LUT_DSCP2UP_LUT_3_S 12
#define PRTDCB_TX_DSCP2UP_IPV4_LUT_DSCP2UP_LUT_3_M MAKEMASK(0x7, 12)
#define PRTDCB_TX_DSCP2UP_IPV4_LUT_DSCP2UP_LUT_4_S 16
#define PRTDCB_TX_DSCP2UP_IPV4_LUT_DSCP2UP_LUT_4_M MAKEMASK(0x7, 16)
#define PRTDCB_TX_DSCP2UP_IPV4_LUT_DSCP2UP_LUT_5_S 20
#define PRTDCB_TX_DSCP2UP_IPV4_LUT_DSCP2UP_LUT_5_M MAKEMASK(0x7, 20)
#define PRTDCB_TX_DSCP2UP_IPV4_LUT_DSCP2UP_LUT_6_S 24
#define PRTDCB_TX_DSCP2UP_IPV4_LUT_DSCP2UP_LUT_6_M MAKEMASK(0x7, 24)
#define PRTDCB_TX_DSCP2UP_IPV4_LUT_DSCP2UP_LUT_7_S 28
#define PRTDCB_TX_DSCP2UP_IPV4_LUT_DSCP2UP_LUT_7_M MAKEMASK(0x7, 28)
#define PRTDCB_TX_DSCP2UP_IPV6_LUT(_i)		(0x00040AA0 + ((_i) * 32)) /* _i=0...7 */ /* Reset Source: CORER */
#define PRTDCB_TX_DSCP2UP_IPV6_LUT_MAX_INDEX	7
#define PRTDCB_TX_DSCP2UP_IPV6_LUT_DSCP2UP_LUT_0_S 0
#define PRTDCB_TX_DSCP2UP_IPV6_LUT_DSCP2UP_LUT_0_M MAKEMASK(0x7, 0)
#define PRTDCB_TX_DSCP2UP_IPV6_LUT_DSCP2UP_LUT_1_S 4
#define PRTDCB_TX_DSCP2UP_IPV6_LUT_DSCP2UP_LUT_1_M MAKEMASK(0x7, 4)
#define PRTDCB_TX_DSCP2UP_IPV6_LUT_DSCP2UP_LUT_2_S 8
#define PRTDCB_TX_DSCP2UP_IPV6_LUT_DSCP2UP_LUT_2_M MAKEMASK(0x7, 8)
#define PRTDCB_TX_DSCP2UP_IPV6_LUT_DSCP2UP_LUT_3_S 12
#define PRTDCB_TX_DSCP2UP_IPV6_LUT_DSCP2UP_LUT_3_M MAKEMASK(0x7, 12)
#define PRTDCB_TX_DSCP2UP_IPV6_LUT_DSCP2UP_LUT_4_S 16
#define PRTDCB_TX_DSCP2UP_IPV6_LUT_DSCP2UP_LUT_4_M MAKEMASK(0x7, 16)
#define PRTDCB_TX_DSCP2UP_IPV6_LUT_DSCP2UP_LUT_5_S 20
#define PRTDCB_TX_DSCP2UP_IPV6_LUT_DSCP2UP_LUT_5_M MAKEMASK(0x7, 20)
#define PRTDCB_TX_DSCP2UP_IPV6_LUT_DSCP2UP_LUT_6_S 24
#define PRTDCB_TX_DSCP2UP_IPV6_LUT_DSCP2UP_LUT_6_M MAKEMASK(0x7, 24)
#define PRTDCB_TX_DSCP2UP_IPV6_LUT_DSCP2UP_LUT_7_S 28
#define PRTDCB_TX_DSCP2UP_IPV6_LUT_DSCP2UP_LUT_7_M MAKEMASK(0x7, 28)
#define PRTTCB_BULK_DWRR_REG_CREDITS		0x000AE060 /* Reset Source: CORER */
#define PRTTCB_BULK_DWRR_REG_CREDITS_CREDITS_S	0
#define PRTTCB_BULK_DWRR_REG_CREDITS_CREDITS_M	MAKEMASK(0x3FFFF, 0)
#define PRTTCB_BULK_DWRR_WB_CREDITS		0x000AE080 /* Reset Source: CORER */
#define PRTTCB_BULK_DWRR_WB_CREDITS_CREDITS_S	0
#define PRTTCB_BULK_DWRR_WB_CREDITS_CREDITS_M	MAKEMASK(0x3FFFF, 0)
#define PRTTCB_CREDIT_EXP			0x000AE100 /* Reset Source: CORER */
#define PRTTCB_CREDIT_EXP_EXPANSION_S		0
#define PRTTCB_CREDIT_EXP_EXPANSION_M		MAKEMASK(0xFF, 0)
#define PRTTCB_LL_DWRR_REG_CREDITS		0x000AE0A0 /* Reset Source: CORER */
#define PRTTCB_LL_DWRR_REG_CREDITS_CREDITS_S	0
#define PRTTCB_LL_DWRR_REG_CREDITS_CREDITS_M	MAKEMASK(0x3FFFF, 0)
#define PRTTCB_LL_DWRR_WB_CREDITS		0x000AE0C0 /* Reset Source: CORER */
#define PRTTCB_LL_DWRR_WB_CREDITS_CREDITS_S	0
#define PRTTCB_LL_DWRR_WB_CREDITS_CREDITS_M	MAKEMASK(0x3FFFF, 0)
#define TCDCB_TCUPM_WAIT_CM(_i)			(0x000BC520 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define TCDCB_TCUPM_WAIT_CM_MAX_INDEX		31
#define TCDCB_TCUPM_WAIT_CM_MONITOR_S		0
#define TCDCB_TCUPM_WAIT_CM_MONITOR_M		MAKEMASK(0x7FFF, 0)
#define TCDCB_TCUPM_WAIT_CTHR(_i)		(0x000BC5A0 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define TCDCB_TCUPM_WAIT_CTHR_MAX_INDEX		31
#define TCDCB_TCUPM_WAIT_CTHR_TCOFFTH_S		0
#define TCDCB_TCUPM_WAIT_CTHR_TCOFFTH_M		MAKEMASK(0x7FFF, 0)
#define TCDCB_TCUPM_WAIT_DM(_i)			(0x000BC620 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define TCDCB_TCUPM_WAIT_DM_MAX_INDEX		31
#define TCDCB_TCUPM_WAIT_DM_MONITOR_S		0
#define TCDCB_TCUPM_WAIT_DM_MONITOR_M		MAKEMASK(0x7FFFF, 0)
#define TCDCB_TCUPM_WAIT_DTHR(_i)		(0x000BC6A0 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define TCDCB_TCUPM_WAIT_DTHR_MAX_INDEX		31
#define TCDCB_TCUPM_WAIT_DTHR_TCOFFTH_S		0
#define TCDCB_TCUPM_WAIT_DTHR_TCOFFTH_M		MAKEMASK(0xFFF, 0)
#define TCDCB_TCUPM_WAIT_PE_HB_DM(_i)		(0x000BC720 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define TCDCB_TCUPM_WAIT_PE_HB_DM_MAX_INDEX	31
#define TCDCB_TCUPM_WAIT_PE_HB_DM_MONITOR_S	0
#define TCDCB_TCUPM_WAIT_PE_HB_DM_MONITOR_M	MAKEMASK(0xFFF, 0)
#define TCDCB_TCUPM_WAIT_PE_HB_DTHR(_i)		(0x000BC7A0 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define TCDCB_TCUPM_WAIT_PE_HB_DTHR_MAX_INDEX	31
#define TCDCB_TCUPM_WAIT_PE_HB_DTHR_TCOFFTH_S	0
#define TCDCB_TCUPM_WAIT_PE_HB_DTHR_TCOFFTH_M	MAKEMASK(0xFFF, 0)
#define TCDCB_TLPM_WAIT_DM(_i)			(0x000A0080 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define TCDCB_TLPM_WAIT_DM_MAX_INDEX		31
#define TCDCB_TLPM_WAIT_DM_MONITOR_S		0
#define TCDCB_TLPM_WAIT_DM_MONITOR_M		MAKEMASK(0x7FFFF, 0)
#define TCDCB_TLPM_WAIT_DTHR(_i)		(0x000A0100 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define TCDCB_TLPM_WAIT_DTHR_MAX_INDEX		31
#define TCDCB_TLPM_WAIT_DTHR_TCOFFTH_S		0
#define TCDCB_TLPM_WAIT_DTHR_TCOFFTH_M		MAKEMASK(0xFFF, 0)
#define TCTCB_WB_RL_TC_CFG(_i)			(0x000AE138 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define TCTCB_WB_RL_TC_CFG_MAX_INDEX		31
#define TCTCB_WB_RL_TC_CFG_TOKENS_S		0
#define TCTCB_WB_RL_TC_CFG_TOKENS_M		MAKEMASK(0xFFF, 0)
#define TCTCB_WB_RL_TC_CFG_BURST_SIZE_S		12
#define TCTCB_WB_RL_TC_CFG_BURST_SIZE_M		MAKEMASK(0x3FF, 12)
#define TCTCB_WB_RL_TC_STAT(_i)			(0x000AE1B8 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define TCTCB_WB_RL_TC_STAT_MAX_INDEX		31
#define TCTCB_WB_RL_TC_STAT_BUCKET_S		0
#define TCTCB_WB_RL_TC_STAT_BUCKET_M		MAKEMASK(0x1FFFF, 0)
#define TPB_BULK_DWRR_REG_QUANTA		0x00099340 /* Reset Source: CORER */
#define TPB_BULK_DWRR_REG_QUANTA_QUANTA_S	0
#define TPB_BULK_DWRR_REG_QUANTA_QUANTA_M	MAKEMASK(0x7FF, 0)
#define TPB_BULK_DWRR_REG_SAT			0x00099350 /* Reset Source: CORER */
#define TPB_BULK_DWRR_REG_SAT_SATURATION_S	0
#define TPB_BULK_DWRR_REG_SAT_SATURATION_M	MAKEMASK(0x1FFFF, 0)
#define TPB_BULK_DWRR_WB_QUANTA			0x00099344 /* Reset Source: CORER */
#define TPB_BULK_DWRR_WB_QUANTA_QUANTA_S	0
#define TPB_BULK_DWRR_WB_QUANTA_QUANTA_M	MAKEMASK(0x7FF, 0)
#define TPB_BULK_DWRR_WB_SAT			0x00099354 /* Reset Source: CORER */
#define TPB_BULK_DWRR_WB_SAT_SATURATION_S	0
#define TPB_BULK_DWRR_WB_SAT_SATURATION_M	MAKEMASK(0x1FFFF, 0)
#define TPB_GLDCB_TCB_WB_SP			0x0009966C /* Reset Source: CORER */
#define TPB_GLDCB_TCB_WB_SP_WB_SP_S		0
#define TPB_GLDCB_TCB_WB_SP_WB_SP_M		BIT(0)
#define TPB_GLTCB_CREDIT_EXP_CTL		0x00099664 /* Reset Source: CORER */
#define TPB_GLTCB_CREDIT_EXP_CTL_EN_S		0
#define TPB_GLTCB_CREDIT_EXP_CTL_EN_M		BIT(0)
#define TPB_GLTCB_CREDIT_EXP_CTL_MIN_PKT_S	1
#define TPB_GLTCB_CREDIT_EXP_CTL_MIN_PKT_M	MAKEMASK(0x1FF, 1)
#define TPB_LL_DWRR_REG_QUANTA			0x00099348 /* Reset Source: CORER */
#define TPB_LL_DWRR_REG_QUANTA_QUANTA_S		0
#define TPB_LL_DWRR_REG_QUANTA_QUANTA_M		MAKEMASK(0x7FF, 0)
#define TPB_LL_DWRR_REG_SAT			0x00099358 /* Reset Source: CORER */
#define TPB_LL_DWRR_REG_SAT_SATURATION_S	0
#define TPB_LL_DWRR_REG_SAT_SATURATION_M	MAKEMASK(0x1FFFF, 0)
#define TPB_LL_DWRR_WB_QUANTA			0x0009934C /* Reset Source: CORER */
#define TPB_LL_DWRR_WB_QUANTA_QUANTA_S		0
#define TPB_LL_DWRR_WB_QUANTA_QUANTA_M		MAKEMASK(0x7FF, 0)
#define TPB_LL_DWRR_WB_SAT			0x0009935C /* Reset Source: CORER */
#define TPB_LL_DWRR_WB_SAT_SATURATION_S		0
#define TPB_LL_DWRR_WB_SAT_SATURATION_M		MAKEMASK(0x1FFFF, 0)
#define TPB_PRTDCB_TCB_DWRR_CREDITS		0x000991C0 /* Reset Source: CORER */
#define TPB_PRTDCB_TCB_DWRR_CREDITS_CREDITS_S	0
#define TPB_PRTDCB_TCB_DWRR_CREDITS_CREDITS_M	MAKEMASK(0x3FFFF, 0)
#define TPB_PRTDCB_TCB_DWRR_QUANTA		0x00099220 /* Reset Source: CORER */
#define TPB_PRTDCB_TCB_DWRR_QUANTA_QUANTA_S	0
#define TPB_PRTDCB_TCB_DWRR_QUANTA_QUANTA_M	MAKEMASK(0x7FF, 0)
#define TPB_PRTDCB_TCB_DWRR_SAT			0x00099260 /* Reset Source: CORER */
#define TPB_PRTDCB_TCB_DWRR_SAT_SATURATION_S	0
#define TPB_PRTDCB_TCB_DWRR_SAT_SATURATION_M	MAKEMASK(0x1FFFF, 0)
#define TPB_PRTTCB_BULK_DWRR_REG_CREDITS	0x000992A0 /* Reset Source: CORER */
#define TPB_PRTTCB_BULK_DWRR_REG_CREDITS_CREDITS_S 0
#define TPB_PRTTCB_BULK_DWRR_REG_CREDITS_CREDITS_M MAKEMASK(0x3FFFF, 0)
#define TPB_PRTTCB_BULK_DWRR_WB_CREDITS		0x000992C0 /* Reset Source: CORER */
#define TPB_PRTTCB_BULK_DWRR_WB_CREDITS_CREDITS_S 0
#define TPB_PRTTCB_BULK_DWRR_WB_CREDITS_CREDITS_M MAKEMASK(0x3FFFF, 0)
#define TPB_PRTTCB_CREDIT_EXP			0x00099644 /* Reset Source: CORER */
#define TPB_PRTTCB_CREDIT_EXP_EXPANSION_S	0
#define TPB_PRTTCB_CREDIT_EXP_EXPANSION_M	MAKEMASK(0xFF, 0)
#define TPB_PRTTCB_LL_DWRR_REG_CREDITS		0x00099300 /* Reset Source: CORER */
#define TPB_PRTTCB_LL_DWRR_REG_CREDITS_CREDITS_S 0
#define TPB_PRTTCB_LL_DWRR_REG_CREDITS_CREDITS_M MAKEMASK(0x3FFFF, 0)
#define TPB_PRTTCB_LL_DWRR_WB_CREDITS		0x00099320 /* Reset Source: CORER */
#define TPB_PRTTCB_LL_DWRR_WB_CREDITS_CREDITS_S	0
#define TPB_PRTTCB_LL_DWRR_WB_CREDITS_CREDITS_M	MAKEMASK(0x3FFFF, 0)
#define TPB_WB_RL_TC_CFG(_i)			(0x00099360 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define TPB_WB_RL_TC_CFG_MAX_INDEX		31
#define TPB_WB_RL_TC_CFG_TOKENS_S		0
#define TPB_WB_RL_TC_CFG_TOKENS_M		MAKEMASK(0xFFF, 0)
#define TPB_WB_RL_TC_CFG_BURST_SIZE_S		12
#define TPB_WB_RL_TC_CFG_BURST_SIZE_M		MAKEMASK(0x3FF, 12)
#define TPB_WB_RL_TC_STAT(_i)			(0x000993E0 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define TPB_WB_RL_TC_STAT_MAX_INDEX		31
#define TPB_WB_RL_TC_STAT_BUCKET_S		0
#define TPB_WB_RL_TC_STAT_BUCKET_M		MAKEMASK(0x1FFFF, 0)
#define GL_ACLEXT_CDMD_L1SEL(_i)		(0x00210054 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_CDMD_L1SEL_MAX_INDEX		2
#define GL_ACLEXT_CDMD_L1SEL_RX_SEL_S		0
#define GL_ACLEXT_CDMD_L1SEL_RX_SEL_M		MAKEMASK(0x1F, 0)
#define GL_ACLEXT_CDMD_L1SEL_TX_SEL_S		8
#define GL_ACLEXT_CDMD_L1SEL_TX_SEL_M		MAKEMASK(0x1F, 8)
#define GL_ACLEXT_CDMD_L1SEL_AUX0_SEL_S		16
#define GL_ACLEXT_CDMD_L1SEL_AUX0_SEL_M		MAKEMASK(0x1F, 16)
#define GL_ACLEXT_CDMD_L1SEL_AUX1_SEL_S		24
#define GL_ACLEXT_CDMD_L1SEL_AUX1_SEL_M		MAKEMASK(0x1F, 24)
#define GL_ACLEXT_CDMD_L1SEL_BIDIR_ENA_S	30
#define GL_ACLEXT_CDMD_L1SEL_BIDIR_ENA_M	MAKEMASK(0x3, 30)
#define GL_ACLEXT_CTLTBL_L2ADDR(_i)		(0x00210084 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_CTLTBL_L2ADDR_MAX_INDEX	2
#define GL_ACLEXT_CTLTBL_L2ADDR_LINE_OFF_S	0
#define GL_ACLEXT_CTLTBL_L2ADDR_LINE_OFF_M	MAKEMASK(0x7, 0)
#define GL_ACLEXT_CTLTBL_L2ADDR_LINE_IDX_S	8
#define GL_ACLEXT_CTLTBL_L2ADDR_LINE_IDX_M	MAKEMASK(0x7, 8)
#define GL_ACLEXT_CTLTBL_L2ADDR_AUTO_INC_S	31
#define GL_ACLEXT_CTLTBL_L2ADDR_AUTO_INC_M	BIT(31)
#define GL_ACLEXT_CTLTBL_L2DATA(_i)		(0x00210090 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_CTLTBL_L2DATA_MAX_INDEX	2
#define GL_ACLEXT_CTLTBL_L2DATA_DATA_S		0
#define GL_ACLEXT_CTLTBL_L2DATA_DATA_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_ACLEXT_DFLT_L2PRFL(_i)		(0x00210138 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_DFLT_L2PRFL_MAX_INDEX		2
#define GL_ACLEXT_DFLT_L2PRFL_DFLT_PRFL_S	0
#define GL_ACLEXT_DFLT_L2PRFL_DFLT_PRFL_M	MAKEMASK(0xFFFF, 0)
#define GL_ACLEXT_DFLT_L2PRFL_ACL(_i)		(0x00393800 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_DFLT_L2PRFL_ACL_MAX_INDEX	2
#define GL_ACLEXT_DFLT_L2PRFL_ACL_DFLT_PRFL_S	0
#define GL_ACLEXT_DFLT_L2PRFL_ACL_DFLT_PRFL_M	MAKEMASK(0xFFFF, 0)
#define GL_ACLEXT_FLGS_L1SEL0_1(_i)		(0x0021006C + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_FLGS_L1SEL0_1_MAX_INDEX	2
#define GL_ACLEXT_FLGS_L1SEL0_1_FLS0_S		0
#define GL_ACLEXT_FLGS_L1SEL0_1_FLS0_M		MAKEMASK(0x1FF, 0)
#define GL_ACLEXT_FLGS_L1SEL0_1_FLS1_S		16
#define GL_ACLEXT_FLGS_L1SEL0_1_FLS1_M		MAKEMASK(0x1FF, 16)
#define GL_ACLEXT_FLGS_L1SEL2_3(_i)		(0x00210078 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_FLGS_L1SEL2_3_MAX_INDEX	2
#define GL_ACLEXT_FLGS_L1SEL2_3_FLS2_S		0
#define GL_ACLEXT_FLGS_L1SEL2_3_FLS2_M		MAKEMASK(0x1FF, 0)
#define GL_ACLEXT_FLGS_L1SEL2_3_FLS3_S		16
#define GL_ACLEXT_FLGS_L1SEL2_3_FLS3_M		MAKEMASK(0x1FF, 16)
#define GL_ACLEXT_FLGS_L1TBL(_i)		(0x00210060 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_FLGS_L1TBL_MAX_INDEX		2
#define GL_ACLEXT_FLGS_L1TBL_LSB_S		0
#define GL_ACLEXT_FLGS_L1TBL_LSB_M		MAKEMASK(0xFFFF, 0)
#define GL_ACLEXT_FLGS_L1TBL_MSB_S		16
#define GL_ACLEXT_FLGS_L1TBL_MSB_M		MAKEMASK(0xFFFF, 16)
#define GL_ACLEXT_FORCE_L1CDID(_i)		(0x00210018 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_FORCE_L1CDID_MAX_INDEX	2
#define GL_ACLEXT_FORCE_L1CDID_STATIC_CDID_S	0
#define GL_ACLEXT_FORCE_L1CDID_STATIC_CDID_M	MAKEMASK(0xF, 0)
#define GL_ACLEXT_FORCE_L1CDID_STATIC_CDID_EN_S	31
#define GL_ACLEXT_FORCE_L1CDID_STATIC_CDID_EN_M	BIT(31)
#define GL_ACLEXT_FORCE_PID(_i)			(0x00210000 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_FORCE_PID_MAX_INDEX		2
#define GL_ACLEXT_FORCE_PID_STATIC_PID_S	0
#define GL_ACLEXT_FORCE_PID_STATIC_PID_M	MAKEMASK(0xFFFF, 0)
#define GL_ACLEXT_FORCE_PID_STATIC_PID_EN_S	31
#define GL_ACLEXT_FORCE_PID_STATIC_PID_EN_M	BIT(31)
#define GL_ACLEXT_K2N_L2ADDR(_i)		(0x00210144 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_K2N_L2ADDR_MAX_INDEX		2
#define GL_ACLEXT_K2N_L2ADDR_LINE_IDX_S		0
#define GL_ACLEXT_K2N_L2ADDR_LINE_IDX_M		MAKEMASK(0x7F, 0)
#define GL_ACLEXT_K2N_L2ADDR_AUTO_INC_S		31
#define GL_ACLEXT_K2N_L2ADDR_AUTO_INC_M		BIT(31)
#define GL_ACLEXT_K2N_L2DATA(_i)		(0x00210150 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_K2N_L2DATA_MAX_INDEX		2
#define GL_ACLEXT_K2N_L2DATA_DATA0_S		0
#define GL_ACLEXT_K2N_L2DATA_DATA0_M		MAKEMASK(0xFF, 0)
#define GL_ACLEXT_K2N_L2DATA_DATA1_S		8
#define GL_ACLEXT_K2N_L2DATA_DATA1_M		MAKEMASK(0xFF, 8)
#define GL_ACLEXT_K2N_L2DATA_DATA2_S		16
#define GL_ACLEXT_K2N_L2DATA_DATA2_M		MAKEMASK(0xFF, 16)
#define GL_ACLEXT_K2N_L2DATA_DATA3_S		24
#define GL_ACLEXT_K2N_L2DATA_DATA3_M		MAKEMASK(0xFF, 24)
#define GL_ACLEXT_L2_PMASK0(_i)			(0x002100FC + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_L2_PMASK0_MAX_INDEX		2
#define GL_ACLEXT_L2_PMASK0_BITMASK_S		0
#define GL_ACLEXT_L2_PMASK0_BITMASK_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_ACLEXT_L2_PMASK1(_i)			(0x00210108 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_L2_PMASK1_MAX_INDEX		2
#define GL_ACLEXT_L2_PMASK1_BITMASK_S		0
#define GL_ACLEXT_L2_PMASK1_BITMASK_M		MAKEMASK(0xFFFF, 0)
#define GL_ACLEXT_L2_TMASK0(_i)			(0x00210498 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_L2_TMASK0_MAX_INDEX		2
#define GL_ACLEXT_L2_TMASK0_BITMASK_S		0
#define GL_ACLEXT_L2_TMASK0_BITMASK_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_ACLEXT_L2_TMASK1(_i)			(0x002104A4 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_L2_TMASK1_MAX_INDEX		2
#define GL_ACLEXT_L2_TMASK1_BITMASK_S		0
#define GL_ACLEXT_L2_TMASK1_BITMASK_M		MAKEMASK(0xFF, 0)
#define GL_ACLEXT_L2BMP0_3(_i)			(0x002100A8 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_L2BMP0_3_MAX_INDEX		2
#define GL_ACLEXT_L2BMP0_3_BMP0_S		0
#define GL_ACLEXT_L2BMP0_3_BMP0_M		MAKEMASK(0xFF, 0)
#define GL_ACLEXT_L2BMP0_3_BMP1_S		8
#define GL_ACLEXT_L2BMP0_3_BMP1_M		MAKEMASK(0xFF, 8)
#define GL_ACLEXT_L2BMP0_3_BMP2_S		16
#define GL_ACLEXT_L2BMP0_3_BMP2_M		MAKEMASK(0xFF, 16)
#define GL_ACLEXT_L2BMP0_3_BMP3_S		24
#define GL_ACLEXT_L2BMP0_3_BMP3_M		MAKEMASK(0xFF, 24)
#define GL_ACLEXT_L2BMP4_7(_i)			(0x002100B4 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_L2BMP4_7_MAX_INDEX		2
#define GL_ACLEXT_L2BMP4_7_BMP4_S		0
#define GL_ACLEXT_L2BMP4_7_BMP4_M		MAKEMASK(0xFF, 0)
#define GL_ACLEXT_L2BMP4_7_BMP5_S		8
#define GL_ACLEXT_L2BMP4_7_BMP5_M		MAKEMASK(0xFF, 8)
#define GL_ACLEXT_L2BMP4_7_BMP6_S		16
#define GL_ACLEXT_L2BMP4_7_BMP6_M		MAKEMASK(0xFF, 16)
#define GL_ACLEXT_L2BMP4_7_BMP7_S		24
#define GL_ACLEXT_L2BMP4_7_BMP7_M		MAKEMASK(0xFF, 24)
#define GL_ACLEXT_L2PRTMOD(_i)			(0x0021009C + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_L2PRTMOD_MAX_INDEX		2
#define GL_ACLEXT_L2PRTMOD_XLT1_S		0
#define GL_ACLEXT_L2PRTMOD_XLT1_M		MAKEMASK(0x3, 0)
#define GL_ACLEXT_L2PRTMOD_XLT2_S		8
#define GL_ACLEXT_L2PRTMOD_XLT2_M		MAKEMASK(0x3, 8)
#define GL_ACLEXT_N2N_L2ADDR(_i)		(0x0021015C + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_N2N_L2ADDR_MAX_INDEX		2
#define GL_ACLEXT_N2N_L2ADDR_LINE_IDX_S		0
#define GL_ACLEXT_N2N_L2ADDR_LINE_IDX_M		MAKEMASK(0x3F, 0)
#define GL_ACLEXT_N2N_L2ADDR_AUTO_INC_S		31
#define GL_ACLEXT_N2N_L2ADDR_AUTO_INC_M		BIT(31)
#define GL_ACLEXT_N2N_L2DATA(_i)		(0x00210168 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_N2N_L2DATA_MAX_INDEX		2
#define GL_ACLEXT_N2N_L2DATA_DATA0_S		0
#define GL_ACLEXT_N2N_L2DATA_DATA0_M		MAKEMASK(0xFF, 0)
#define GL_ACLEXT_N2N_L2DATA_DATA1_S		8
#define GL_ACLEXT_N2N_L2DATA_DATA1_M		MAKEMASK(0xFF, 8)
#define GL_ACLEXT_N2N_L2DATA_DATA2_S		16
#define GL_ACLEXT_N2N_L2DATA_DATA2_M		MAKEMASK(0xFF, 16)
#define GL_ACLEXT_N2N_L2DATA_DATA3_S		24
#define GL_ACLEXT_N2N_L2DATA_DATA3_M		MAKEMASK(0xFF, 24)
#define GL_ACLEXT_P2P_L1ADDR(_i)		(0x00210024 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_P2P_L1ADDR_MAX_INDEX		2
#define GL_ACLEXT_P2P_L1ADDR_LINE_IDX_S		0
#define GL_ACLEXT_P2P_L1ADDR_LINE_IDX_M		BIT(0)
#define GL_ACLEXT_P2P_L1ADDR_AUTO_INC_S		31
#define GL_ACLEXT_P2P_L1ADDR_AUTO_INC_M		BIT(31)
#define GL_ACLEXT_P2P_L1DATA(_i)		(0x00210030 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_P2P_L1DATA_MAX_INDEX		2
#define GL_ACLEXT_P2P_L1DATA_DATA_S		0
#define GL_ACLEXT_P2P_L1DATA_DATA_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_ACLEXT_PID_L2GKTYPE(_i)		(0x002100F0 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_PID_L2GKTYPE_MAX_INDEX	2
#define GL_ACLEXT_PID_L2GKTYPE_PID_GKTYPE_S	0
#define GL_ACLEXT_PID_L2GKTYPE_PID_GKTYPE_M	MAKEMASK(0x3, 0)
#define GL_ACLEXT_PLVL_SEL(_i)			(0x0021000C + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_PLVL_SEL_MAX_INDEX		2
#define GL_ACLEXT_PLVL_SEL_PLVL_SEL_S		0
#define GL_ACLEXT_PLVL_SEL_PLVL_SEL_M		BIT(0)
#define GL_ACLEXT_TCAM_L2ADDR(_i)		(0x00210114 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_TCAM_L2ADDR_MAX_INDEX		2
#define GL_ACLEXT_TCAM_L2ADDR_LINE_IDX_S	0
#define GL_ACLEXT_TCAM_L2ADDR_LINE_IDX_M	MAKEMASK(0x3FF, 0)
#define GL_ACLEXT_TCAM_L2ADDR_AUTO_INC_S	31
#define GL_ACLEXT_TCAM_L2ADDR_AUTO_INC_M	BIT(31)
#define GL_ACLEXT_TCAM_L2DATALSB(_i)		(0x00210120 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_TCAM_L2DATALSB_MAX_INDEX	2
#define GL_ACLEXT_TCAM_L2DATALSB_DATALSB_S	0
#define GL_ACLEXT_TCAM_L2DATALSB_DATALSB_M	MAKEMASK(0xFFFFFFFF, 0)
#define GL_ACLEXT_TCAM_L2DATAMSB(_i)		(0x0021012C + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_TCAM_L2DATAMSB_MAX_INDEX	2
#define GL_ACLEXT_TCAM_L2DATAMSB_DATAMSB_S	0
#define GL_ACLEXT_TCAM_L2DATAMSB_DATAMSB_M	MAKEMASK(0xFF, 0)
#define GL_ACLEXT_XLT0_L1ADDR(_i)		(0x0021003C + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_XLT0_L1ADDR_MAX_INDEX		2
#define GL_ACLEXT_XLT0_L1ADDR_LINE_IDX_S	0
#define GL_ACLEXT_XLT0_L1ADDR_LINE_IDX_M	MAKEMASK(0xFF, 0)
#define GL_ACLEXT_XLT0_L1ADDR_AUTO_INC_S	31
#define GL_ACLEXT_XLT0_L1ADDR_AUTO_INC_M	BIT(31)
#define GL_ACLEXT_XLT0_L1DATA(_i)		(0x00210048 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_XLT0_L1DATA_MAX_INDEX		2
#define GL_ACLEXT_XLT0_L1DATA_DATA_S		0
#define GL_ACLEXT_XLT0_L1DATA_DATA_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_ACLEXT_XLT1_L2ADDR(_i)		(0x002100C0 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_XLT1_L2ADDR_MAX_INDEX		2
#define GL_ACLEXT_XLT1_L2ADDR_LINE_IDX_S	0
#define GL_ACLEXT_XLT1_L2ADDR_LINE_IDX_M	MAKEMASK(0x7FF, 0)
#define GL_ACLEXT_XLT1_L2ADDR_AUTO_INC_S	31
#define GL_ACLEXT_XLT1_L2ADDR_AUTO_INC_M	BIT(31)
#define GL_ACLEXT_XLT1_L2DATA(_i)		(0x002100CC + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_XLT1_L2DATA_MAX_INDEX		2
#define GL_ACLEXT_XLT1_L2DATA_DATA_S		0
#define GL_ACLEXT_XLT1_L2DATA_DATA_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_ACLEXT_XLT2_L2ADDR(_i)		(0x002100D8 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_XLT2_L2ADDR_MAX_INDEX		2
#define GL_ACLEXT_XLT2_L2ADDR_LINE_IDX_S	0
#define GL_ACLEXT_XLT2_L2ADDR_LINE_IDX_M	MAKEMASK(0x1FF, 0)
#define GL_ACLEXT_XLT2_L2ADDR_AUTO_INC_S	31
#define GL_ACLEXT_XLT2_L2ADDR_AUTO_INC_M	BIT(31)
#define GL_ACLEXT_XLT2_L2DATA(_i)		(0x002100E4 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_ACLEXT_XLT2_L2DATA_MAX_INDEX		2
#define GL_ACLEXT_XLT2_L2DATA_DATA_S		0
#define GL_ACLEXT_XLT2_L2DATA_DATA_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_PREEXT_CDMD_L1SEL(_i)		(0x0020F054 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_CDMD_L1SEL_MAX_INDEX		2
#define GL_PREEXT_CDMD_L1SEL_RX_SEL_S		0
#define GL_PREEXT_CDMD_L1SEL_RX_SEL_M		MAKEMASK(0x1F, 0)
#define GL_PREEXT_CDMD_L1SEL_TX_SEL_S		8
#define GL_PREEXT_CDMD_L1SEL_TX_SEL_M		MAKEMASK(0x1F, 8)
#define GL_PREEXT_CDMD_L1SEL_AUX0_SEL_S		16
#define GL_PREEXT_CDMD_L1SEL_AUX0_SEL_M		MAKEMASK(0x1F, 16)
#define GL_PREEXT_CDMD_L1SEL_AUX1_SEL_S		24
#define GL_PREEXT_CDMD_L1SEL_AUX1_SEL_M		MAKEMASK(0x1F, 24)
#define GL_PREEXT_CDMD_L1SEL_BIDIR_ENA_S	30
#define GL_PREEXT_CDMD_L1SEL_BIDIR_ENA_M	MAKEMASK(0x3, 30)
#define GL_PREEXT_CTLTBL_L2ADDR(_i)		(0x0020F084 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_CTLTBL_L2ADDR_MAX_INDEX	2
#define GL_PREEXT_CTLTBL_L2ADDR_LINE_OFF_S	0
#define GL_PREEXT_CTLTBL_L2ADDR_LINE_OFF_M	MAKEMASK(0x7, 0)
#define GL_PREEXT_CTLTBL_L2ADDR_LINE_IDX_S	8
#define GL_PREEXT_CTLTBL_L2ADDR_LINE_IDX_M	MAKEMASK(0x7, 8)
#define GL_PREEXT_CTLTBL_L2ADDR_AUTO_INC_S	31
#define GL_PREEXT_CTLTBL_L2ADDR_AUTO_INC_M	BIT(31)
#define GL_PREEXT_CTLTBL_L2DATA(_i)		(0x0020F090 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_CTLTBL_L2DATA_MAX_INDEX	2
#define GL_PREEXT_CTLTBL_L2DATA_DATA_S		0
#define GL_PREEXT_CTLTBL_L2DATA_DATA_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_PREEXT_DFLT_L2PRFL(_i)		(0x0020F138 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_DFLT_L2PRFL_MAX_INDEX		2
#define GL_PREEXT_DFLT_L2PRFL_DFLT_PRFL_S	0
#define GL_PREEXT_DFLT_L2PRFL_DFLT_PRFL_M	MAKEMASK(0xFFFF, 0)
#define GL_PREEXT_FLGS_L1SEL0_1(_i)		(0x0020F06C + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_FLGS_L1SEL0_1_MAX_INDEX	2
#define GL_PREEXT_FLGS_L1SEL0_1_FLS0_S		0
#define GL_PREEXT_FLGS_L1SEL0_1_FLS0_M		MAKEMASK(0x1FF, 0)
#define GL_PREEXT_FLGS_L1SEL0_1_FLS1_S		16
#define GL_PREEXT_FLGS_L1SEL0_1_FLS1_M		MAKEMASK(0x1FF, 16)
#define GL_PREEXT_FLGS_L1SEL2_3(_i)		(0x0020F078 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_FLGS_L1SEL2_3_MAX_INDEX	2
#define GL_PREEXT_FLGS_L1SEL2_3_FLS2_S		0
#define GL_PREEXT_FLGS_L1SEL2_3_FLS2_M		MAKEMASK(0x1FF, 0)
#define GL_PREEXT_FLGS_L1SEL2_3_FLS3_S		16
#define GL_PREEXT_FLGS_L1SEL2_3_FLS3_M		MAKEMASK(0x1FF, 16)
#define GL_PREEXT_FLGS_L1TBL(_i)		(0x0020F060 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_FLGS_L1TBL_MAX_INDEX		2
#define GL_PREEXT_FLGS_L1TBL_LSB_S		0
#define GL_PREEXT_FLGS_L1TBL_LSB_M		MAKEMASK(0xFFFF, 0)
#define GL_PREEXT_FLGS_L1TBL_MSB_S		16
#define GL_PREEXT_FLGS_L1TBL_MSB_M		MAKEMASK(0xFFFF, 16)
#define GL_PREEXT_FORCE_L1CDID(_i)		(0x0020F018 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_FORCE_L1CDID_MAX_INDEX	2
#define GL_PREEXT_FORCE_L1CDID_STATIC_CDID_S	0
#define GL_PREEXT_FORCE_L1CDID_STATIC_CDID_M	MAKEMASK(0xF, 0)
#define GL_PREEXT_FORCE_L1CDID_STATIC_CDID_EN_S	31
#define GL_PREEXT_FORCE_L1CDID_STATIC_CDID_EN_M	BIT(31)
#define GL_PREEXT_FORCE_PID(_i)			(0x0020F000 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_FORCE_PID_MAX_INDEX		2
#define GL_PREEXT_FORCE_PID_STATIC_PID_S	0
#define GL_PREEXT_FORCE_PID_STATIC_PID_M	MAKEMASK(0xFFFF, 0)
#define GL_PREEXT_FORCE_PID_STATIC_PID_EN_S	31
#define GL_PREEXT_FORCE_PID_STATIC_PID_EN_M	BIT(31)
#define GL_PREEXT_K2N_L2ADDR(_i)		(0x0020F144 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_K2N_L2ADDR_MAX_INDEX		2
#define GL_PREEXT_K2N_L2ADDR_LINE_IDX_S		0
#define GL_PREEXT_K2N_L2ADDR_LINE_IDX_M		MAKEMASK(0x7F, 0)
#define GL_PREEXT_K2N_L2ADDR_AUTO_INC_S		31
#define GL_PREEXT_K2N_L2ADDR_AUTO_INC_M		BIT(31)
#define GL_PREEXT_K2N_L2DATA(_i)		(0x0020F150 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_K2N_L2DATA_MAX_INDEX		2
#define GL_PREEXT_K2N_L2DATA_DATA0_S		0
#define GL_PREEXT_K2N_L2DATA_DATA0_M		MAKEMASK(0xFF, 0)
#define GL_PREEXT_K2N_L2DATA_DATA1_S		8
#define GL_PREEXT_K2N_L2DATA_DATA1_M		MAKEMASK(0xFF, 8)
#define GL_PREEXT_K2N_L2DATA_DATA2_S		16
#define GL_PREEXT_K2N_L2DATA_DATA2_M		MAKEMASK(0xFF, 16)
#define GL_PREEXT_K2N_L2DATA_DATA3_S		24
#define GL_PREEXT_K2N_L2DATA_DATA3_M		MAKEMASK(0xFF, 24)
#define GL_PREEXT_L2_PMASK0(_i)			(0x0020F0FC + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_L2_PMASK0_MAX_INDEX		2
#define GL_PREEXT_L2_PMASK0_BITMASK_S		0
#define GL_PREEXT_L2_PMASK0_BITMASK_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_PREEXT_L2_PMASK1(_i)			(0x0020F108 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_L2_PMASK1_MAX_INDEX		2
#define GL_PREEXT_L2_PMASK1_BITMASK_S		0
#define GL_PREEXT_L2_PMASK1_BITMASK_M		MAKEMASK(0xFFFF, 0)
#define GL_PREEXT_L2_TMASK0(_i)			(0x0020F498 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_L2_TMASK0_MAX_INDEX		2
#define GL_PREEXT_L2_TMASK0_BITMASK_S		0
#define GL_PREEXT_L2_TMASK0_BITMASK_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_PREEXT_L2_TMASK1(_i)			(0x0020F4A4 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_L2_TMASK1_MAX_INDEX		2
#define GL_PREEXT_L2_TMASK1_BITMASK_S		0
#define GL_PREEXT_L2_TMASK1_BITMASK_M		MAKEMASK(0xFF, 0)
#define GL_PREEXT_L2BMP0_3(_i)			(0x0020F0A8 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_L2BMP0_3_MAX_INDEX		2
#define GL_PREEXT_L2BMP0_3_BMP0_S		0
#define GL_PREEXT_L2BMP0_3_BMP0_M		MAKEMASK(0xFF, 0)
#define GL_PREEXT_L2BMP0_3_BMP1_S		8
#define GL_PREEXT_L2BMP0_3_BMP1_M		MAKEMASK(0xFF, 8)
#define GL_PREEXT_L2BMP0_3_BMP2_S		16
#define GL_PREEXT_L2BMP0_3_BMP2_M		MAKEMASK(0xFF, 16)
#define GL_PREEXT_L2BMP0_3_BMP3_S		24
#define GL_PREEXT_L2BMP0_3_BMP3_M		MAKEMASK(0xFF, 24)
#define GL_PREEXT_L2BMP4_7(_i)			(0x0020F0B4 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_L2BMP4_7_MAX_INDEX		2
#define GL_PREEXT_L2BMP4_7_BMP4_S		0
#define GL_PREEXT_L2BMP4_7_BMP4_M		MAKEMASK(0xFF, 0)
#define GL_PREEXT_L2BMP4_7_BMP5_S		8
#define GL_PREEXT_L2BMP4_7_BMP5_M		MAKEMASK(0xFF, 8)
#define GL_PREEXT_L2BMP4_7_BMP6_S		16
#define GL_PREEXT_L2BMP4_7_BMP6_M		MAKEMASK(0xFF, 16)
#define GL_PREEXT_L2BMP4_7_BMP7_S		24
#define GL_PREEXT_L2BMP4_7_BMP7_M		MAKEMASK(0xFF, 24)
#define GL_PREEXT_L2PRTMOD(_i)			(0x0020F09C + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_L2PRTMOD_MAX_INDEX		2
#define GL_PREEXT_L2PRTMOD_XLT1_S		0
#define GL_PREEXT_L2PRTMOD_XLT1_M		MAKEMASK(0x3, 0)
#define GL_PREEXT_L2PRTMOD_XLT2_S		8
#define GL_PREEXT_L2PRTMOD_XLT2_M		MAKEMASK(0x3, 8)
#define GL_PREEXT_N2N_L2ADDR(_i)		(0x0020F15C + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_N2N_L2ADDR_MAX_INDEX		2
#define GL_PREEXT_N2N_L2ADDR_LINE_IDX_S		0
#define GL_PREEXT_N2N_L2ADDR_LINE_IDX_M		MAKEMASK(0x3F, 0)
#define GL_PREEXT_N2N_L2ADDR_AUTO_INC_S		31
#define GL_PREEXT_N2N_L2ADDR_AUTO_INC_M		BIT(31)
#define GL_PREEXT_N2N_L2DATA(_i)		(0x0020F168 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_N2N_L2DATA_MAX_INDEX		2
#define GL_PREEXT_N2N_L2DATA_DATA0_S		0
#define GL_PREEXT_N2N_L2DATA_DATA0_M		MAKEMASK(0xFF, 0)
#define GL_PREEXT_N2N_L2DATA_DATA1_S		8
#define GL_PREEXT_N2N_L2DATA_DATA1_M		MAKEMASK(0xFF, 8)
#define GL_PREEXT_N2N_L2DATA_DATA2_S		16
#define GL_PREEXT_N2N_L2DATA_DATA2_M		MAKEMASK(0xFF, 16)
#define GL_PREEXT_N2N_L2DATA_DATA3_S		24
#define GL_PREEXT_N2N_L2DATA_DATA3_M		MAKEMASK(0xFF, 24)
#define GL_PREEXT_P2P_L1ADDR(_i)		(0x0020F024 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_P2P_L1ADDR_MAX_INDEX		2
#define GL_PREEXT_P2P_L1ADDR_LINE_IDX_S		0
#define GL_PREEXT_P2P_L1ADDR_LINE_IDX_M		BIT(0)
#define GL_PREEXT_P2P_L1ADDR_AUTO_INC_S		31
#define GL_PREEXT_P2P_L1ADDR_AUTO_INC_M		BIT(31)
#define GL_PREEXT_P2P_L1DATA(_i)		(0x0020F030 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_P2P_L1DATA_MAX_INDEX		2
#define GL_PREEXT_P2P_L1DATA_DATA_S		0
#define GL_PREEXT_P2P_L1DATA_DATA_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_PREEXT_PID_L2GKTYPE(_i)		(0x0020F0F0 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_PID_L2GKTYPE_MAX_INDEX	2
#define GL_PREEXT_PID_L2GKTYPE_PID_GKTYPE_S	0
#define GL_PREEXT_PID_L2GKTYPE_PID_GKTYPE_M	MAKEMASK(0x3, 0)
#define GL_PREEXT_PLVL_SEL(_i)			(0x0020F00C + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_PLVL_SEL_MAX_INDEX		2
#define GL_PREEXT_PLVL_SEL_PLVL_SEL_S		0
#define GL_PREEXT_PLVL_SEL_PLVL_SEL_M		BIT(0)
#define GL_PREEXT_TCAM_L2ADDR(_i)		(0x0020F114 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_TCAM_L2ADDR_MAX_INDEX		2
#define GL_PREEXT_TCAM_L2ADDR_LINE_IDX_S	0
#define GL_PREEXT_TCAM_L2ADDR_LINE_IDX_M	MAKEMASK(0x3FF, 0)
#define GL_PREEXT_TCAM_L2ADDR_AUTO_INC_S	31
#define GL_PREEXT_TCAM_L2ADDR_AUTO_INC_M	BIT(31)
#define GL_PREEXT_TCAM_L2DATALSB(_i)		(0x0020F120 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_TCAM_L2DATALSB_MAX_INDEX	2
#define GL_PREEXT_TCAM_L2DATALSB_DATALSB_S	0
#define GL_PREEXT_TCAM_L2DATALSB_DATALSB_M	MAKEMASK(0xFFFFFFFF, 0)
#define GL_PREEXT_TCAM_L2DATAMSB(_i)		(0x0020F12C + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_TCAM_L2DATAMSB_MAX_INDEX	2
#define GL_PREEXT_TCAM_L2DATAMSB_DATAMSB_S	0
#define GL_PREEXT_TCAM_L2DATAMSB_DATAMSB_M	MAKEMASK(0xFF, 0)
#define GL_PREEXT_XLT0_L1ADDR(_i)		(0x0020F03C + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_XLT0_L1ADDR_MAX_INDEX		2
#define GL_PREEXT_XLT0_L1ADDR_LINE_IDX_S	0
#define GL_PREEXT_XLT0_L1ADDR_LINE_IDX_M	MAKEMASK(0xFF, 0)
#define GL_PREEXT_XLT0_L1ADDR_AUTO_INC_S	31
#define GL_PREEXT_XLT0_L1ADDR_AUTO_INC_M	BIT(31)
#define GL_PREEXT_XLT0_L1DATA(_i)		(0x0020F048 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_XLT0_L1DATA_MAX_INDEX		2
#define GL_PREEXT_XLT0_L1DATA_DATA_S		0
#define GL_PREEXT_XLT0_L1DATA_DATA_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_PREEXT_XLT1_L2ADDR(_i)		(0x0020F0C0 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_XLT1_L2ADDR_MAX_INDEX		2
#define GL_PREEXT_XLT1_L2ADDR_LINE_IDX_S	0
#define GL_PREEXT_XLT1_L2ADDR_LINE_IDX_M	MAKEMASK(0x7FF, 0)
#define GL_PREEXT_XLT1_L2ADDR_AUTO_INC_S	31
#define GL_PREEXT_XLT1_L2ADDR_AUTO_INC_M	BIT(31)
#define GL_PREEXT_XLT1_L2DATA(_i)		(0x0020F0CC + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_XLT1_L2DATA_MAX_INDEX		2
#define GL_PREEXT_XLT1_L2DATA_DATA_S		0
#define GL_PREEXT_XLT1_L2DATA_DATA_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_PREEXT_XLT2_L2ADDR(_i)		(0x0020F0D8 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_XLT2_L2ADDR_MAX_INDEX		2
#define GL_PREEXT_XLT2_L2ADDR_LINE_IDX_S	0
#define GL_PREEXT_XLT2_L2ADDR_LINE_IDX_M	MAKEMASK(0x1FF, 0)
#define GL_PREEXT_XLT2_L2ADDR_AUTO_INC_S	31
#define GL_PREEXT_XLT2_L2ADDR_AUTO_INC_M	BIT(31)
#define GL_PREEXT_XLT2_L2DATA(_i)		(0x0020F0E4 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PREEXT_XLT2_L2DATA_MAX_INDEX		2
#define GL_PREEXT_XLT2_L2DATA_DATA_S		0
#define GL_PREEXT_XLT2_L2DATA_DATA_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_PSTEXT_CDMD_L1SEL(_i)		(0x0020E054 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_CDMD_L1SEL_MAX_INDEX		2
#define GL_PSTEXT_CDMD_L1SEL_RX_SEL_S		0
#define GL_PSTEXT_CDMD_L1SEL_RX_SEL_M		MAKEMASK(0x1F, 0)
#define GL_PSTEXT_CDMD_L1SEL_TX_SEL_S		8
#define GL_PSTEXT_CDMD_L1SEL_TX_SEL_M		MAKEMASK(0x1F, 8)
#define GL_PSTEXT_CDMD_L1SEL_AUX0_SEL_S		16
#define GL_PSTEXT_CDMD_L1SEL_AUX0_SEL_M		MAKEMASK(0x1F, 16)
#define GL_PSTEXT_CDMD_L1SEL_AUX1_SEL_S		24
#define GL_PSTEXT_CDMD_L1SEL_AUX1_SEL_M		MAKEMASK(0x1F, 24)
#define GL_PSTEXT_CDMD_L1SEL_BIDIR_ENA_S	30
#define GL_PSTEXT_CDMD_L1SEL_BIDIR_ENA_M	MAKEMASK(0x3, 30)
#define GL_PSTEXT_CTLTBL_L2ADDR(_i)		(0x0020E084 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_CTLTBL_L2ADDR_MAX_INDEX	2
#define GL_PSTEXT_CTLTBL_L2ADDR_LINE_OFF_S	0
#define GL_PSTEXT_CTLTBL_L2ADDR_LINE_OFF_M	MAKEMASK(0x7, 0)
#define GL_PSTEXT_CTLTBL_L2ADDR_LINE_IDX_S	8
#define GL_PSTEXT_CTLTBL_L2ADDR_LINE_IDX_M	MAKEMASK(0x7, 8)
#define GL_PSTEXT_CTLTBL_L2ADDR_AUTO_INC_S	31
#define GL_PSTEXT_CTLTBL_L2ADDR_AUTO_INC_M	BIT(31)
#define GL_PSTEXT_CTLTBL_L2DATA(_i)		(0x0020E090 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_CTLTBL_L2DATA_MAX_INDEX	2
#define GL_PSTEXT_CTLTBL_L2DATA_DATA_S		0
#define GL_PSTEXT_CTLTBL_L2DATA_DATA_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_PSTEXT_DFLT_L2PRFL(_i)		(0x0020E138 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_DFLT_L2PRFL_MAX_INDEX		2
#define GL_PSTEXT_DFLT_L2PRFL_DFLT_PRFL_S	0
#define GL_PSTEXT_DFLT_L2PRFL_DFLT_PRFL_M	MAKEMASK(0xFFFF, 0)
#define GL_PSTEXT_FL15_BMPLSB(_i)		(0x0020E480 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_FL15_BMPLSB_MAX_INDEX		2
#define GL_PSTEXT_FL15_BMPLSB_BMPLSB_S		0
#define GL_PSTEXT_FL15_BMPLSB_BMPLSB_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_PSTEXT_FL15_BMPMSB(_i)		(0x0020E48C + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_FL15_BMPMSB_MAX_INDEX		2
#define GL_PSTEXT_FL15_BMPMSB_BMPMSB_S		0
#define GL_PSTEXT_FL15_BMPMSB_BMPMSB_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_PSTEXT_FLGS_L1SEL0_1(_i)		(0x0020E06C + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_FLGS_L1SEL0_1_MAX_INDEX	2
#define GL_PSTEXT_FLGS_L1SEL0_1_FLS0_S		0
#define GL_PSTEXT_FLGS_L1SEL0_1_FLS0_M		MAKEMASK(0x1FF, 0)
#define GL_PSTEXT_FLGS_L1SEL0_1_FLS1_S		16
#define GL_PSTEXT_FLGS_L1SEL0_1_FLS1_M		MAKEMASK(0x1FF, 16)
#define GL_PSTEXT_FLGS_L1SEL2_3(_i)		(0x0020E078 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_FLGS_L1SEL2_3_MAX_INDEX	2
#define GL_PSTEXT_FLGS_L1SEL2_3_FLS2_S		0
#define GL_PSTEXT_FLGS_L1SEL2_3_FLS2_M		MAKEMASK(0x1FF, 0)
#define GL_PSTEXT_FLGS_L1SEL2_3_FLS3_S		16
#define GL_PSTEXT_FLGS_L1SEL2_3_FLS3_M		MAKEMASK(0x1FF, 16)
#define GL_PSTEXT_FLGS_L1TBL(_i)		(0x0020E060 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_FLGS_L1TBL_MAX_INDEX		2
#define GL_PSTEXT_FLGS_L1TBL_LSB_S		0
#define GL_PSTEXT_FLGS_L1TBL_LSB_M		MAKEMASK(0xFFFF, 0)
#define GL_PSTEXT_FLGS_L1TBL_MSB_S		16
#define GL_PSTEXT_FLGS_L1TBL_MSB_M		MAKEMASK(0xFFFF, 16)
#define GL_PSTEXT_FORCE_L1CDID(_i)		(0x0020E018 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_FORCE_L1CDID_MAX_INDEX	2
#define GL_PSTEXT_FORCE_L1CDID_STATIC_CDID_S	0
#define GL_PSTEXT_FORCE_L1CDID_STATIC_CDID_M	MAKEMASK(0xF, 0)
#define GL_PSTEXT_FORCE_L1CDID_STATIC_CDID_EN_S	31
#define GL_PSTEXT_FORCE_L1CDID_STATIC_CDID_EN_M	BIT(31)
#define GL_PSTEXT_FORCE_PID(_i)			(0x0020E000 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_FORCE_PID_MAX_INDEX		2
#define GL_PSTEXT_FORCE_PID_STATIC_PID_S	0
#define GL_PSTEXT_FORCE_PID_STATIC_PID_M	MAKEMASK(0xFFFF, 0)
#define GL_PSTEXT_FORCE_PID_STATIC_PID_EN_S	31
#define GL_PSTEXT_FORCE_PID_STATIC_PID_EN_M	BIT(31)
#define GL_PSTEXT_K2N_L2ADDR(_i)		(0x0020E144 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_K2N_L2ADDR_MAX_INDEX		2
#define GL_PSTEXT_K2N_L2ADDR_LINE_IDX_S		0
#define GL_PSTEXT_K2N_L2ADDR_LINE_IDX_M		MAKEMASK(0x7F, 0)
#define GL_PSTEXT_K2N_L2ADDR_AUTO_INC_S		31
#define GL_PSTEXT_K2N_L2ADDR_AUTO_INC_M		BIT(31)
#define GL_PSTEXT_K2N_L2DATA(_i)		(0x0020E150 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_K2N_L2DATA_MAX_INDEX		2
#define GL_PSTEXT_K2N_L2DATA_DATA0_S		0
#define GL_PSTEXT_K2N_L2DATA_DATA0_M		MAKEMASK(0xFF, 0)
#define GL_PSTEXT_K2N_L2DATA_DATA1_S		8
#define GL_PSTEXT_K2N_L2DATA_DATA1_M		MAKEMASK(0xFF, 8)
#define GL_PSTEXT_K2N_L2DATA_DATA2_S		16
#define GL_PSTEXT_K2N_L2DATA_DATA2_M		MAKEMASK(0xFF, 16)
#define GL_PSTEXT_K2N_L2DATA_DATA3_S		24
#define GL_PSTEXT_K2N_L2DATA_DATA3_M		MAKEMASK(0xFF, 24)
#define GL_PSTEXT_L2_PMASK0(_i)			(0x0020E0FC + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_L2_PMASK0_MAX_INDEX		2
#define GL_PSTEXT_L2_PMASK0_BITMASK_S		0
#define GL_PSTEXT_L2_PMASK0_BITMASK_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_PSTEXT_L2_PMASK1(_i)			(0x0020E108 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_L2_PMASK1_MAX_INDEX		2
#define GL_PSTEXT_L2_PMASK1_BITMASK_S		0
#define GL_PSTEXT_L2_PMASK1_BITMASK_M		MAKEMASK(0xFFFF, 0)
#define GL_PSTEXT_L2_TMASK0(_i)			(0x0020E498 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_L2_TMASK0_MAX_INDEX		2
#define GL_PSTEXT_L2_TMASK0_BITMASK_S		0
#define GL_PSTEXT_L2_TMASK0_BITMASK_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_PSTEXT_L2_TMASK1(_i)			(0x0020E4A4 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_L2_TMASK1_MAX_INDEX		2
#define GL_PSTEXT_L2_TMASK1_BITMASK_S		0
#define GL_PSTEXT_L2_TMASK1_BITMASK_M		MAKEMASK(0xFF, 0)
#define GL_PSTEXT_L2PRTMOD(_i)			(0x0020E09C + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_L2PRTMOD_MAX_INDEX		2
#define GL_PSTEXT_L2PRTMOD_XLT1_S		0
#define GL_PSTEXT_L2PRTMOD_XLT1_M		MAKEMASK(0x3, 0)
#define GL_PSTEXT_L2PRTMOD_XLT2_S		8
#define GL_PSTEXT_L2PRTMOD_XLT2_M		MAKEMASK(0x3, 8)
#define GL_PSTEXT_N2N_L2ADDR(_i)		(0x0020E15C + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_N2N_L2ADDR_MAX_INDEX		2
#define GL_PSTEXT_N2N_L2ADDR_LINE_IDX_S		0
#define GL_PSTEXT_N2N_L2ADDR_LINE_IDX_M		MAKEMASK(0x3F, 0)
#define GL_PSTEXT_N2N_L2ADDR_AUTO_INC_S		31
#define GL_PSTEXT_N2N_L2ADDR_AUTO_INC_M		BIT(31)
#define GL_PSTEXT_N2N_L2DATA(_i)		(0x0020E168 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_N2N_L2DATA_MAX_INDEX		2
#define GL_PSTEXT_N2N_L2DATA_DATA0_S		0
#define GL_PSTEXT_N2N_L2DATA_DATA0_M		MAKEMASK(0xFF, 0)
#define GL_PSTEXT_N2N_L2DATA_DATA1_S		8
#define GL_PSTEXT_N2N_L2DATA_DATA1_M		MAKEMASK(0xFF, 8)
#define GL_PSTEXT_N2N_L2DATA_DATA2_S		16
#define GL_PSTEXT_N2N_L2DATA_DATA2_M		MAKEMASK(0xFF, 16)
#define GL_PSTEXT_N2N_L2DATA_DATA3_S		24
#define GL_PSTEXT_N2N_L2DATA_DATA3_M		MAKEMASK(0xFF, 24)
#define GL_PSTEXT_P2P_L1ADDR(_i)		(0x0020E024 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_P2P_L1ADDR_MAX_INDEX		2
#define GL_PSTEXT_P2P_L1ADDR_LINE_IDX_S		0
#define GL_PSTEXT_P2P_L1ADDR_LINE_IDX_M		BIT(0)
#define GL_PSTEXT_P2P_L1ADDR_AUTO_INC_S		31
#define GL_PSTEXT_P2P_L1ADDR_AUTO_INC_M		BIT(31)
#define GL_PSTEXT_P2P_L1DATA(_i)		(0x0020E030 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_P2P_L1DATA_MAX_INDEX		2
#define GL_PSTEXT_P2P_L1DATA_DATA_S		0
#define GL_PSTEXT_P2P_L1DATA_DATA_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_PSTEXT_PID_L2GKTYPE(_i)		(0x0020E0F0 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_PID_L2GKTYPE_MAX_INDEX	2
#define GL_PSTEXT_PID_L2GKTYPE_PID_GKTYPE_S	0
#define GL_PSTEXT_PID_L2GKTYPE_PID_GKTYPE_M	MAKEMASK(0x3, 0)
#define GL_PSTEXT_PLVL_SEL(_i)			(0x0020E00C + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_PLVL_SEL_MAX_INDEX		2
#define GL_PSTEXT_PLVL_SEL_PLVL_SEL_S		0
#define GL_PSTEXT_PLVL_SEL_PLVL_SEL_M		BIT(0)
#define GL_PSTEXT_PRFLM_CTRL(_i)		(0x0020E474 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_PRFLM_CTRL_MAX_INDEX		2
#define GL_PSTEXT_PRFLM_CTRL_PRFL_IDX_S		0
#define GL_PSTEXT_PRFLM_CTRL_PRFL_IDX_M		MAKEMASK(0xFF, 0)
#define GL_PSTEXT_PRFLM_CTRL_RD_REQ_S		30
#define GL_PSTEXT_PRFLM_CTRL_RD_REQ_M		BIT(30)
#define GL_PSTEXT_PRFLM_CTRL_WR_REQ_S		31
#define GL_PSTEXT_PRFLM_CTRL_WR_REQ_M		BIT(31)
#define GL_PSTEXT_PRFLM_DATA_0(_i)		(0x0020E174 + ((_i) * 4)) /* _i=0...63 */ /* Reset Source: CORER */
#define GL_PSTEXT_PRFLM_DATA_0_MAX_INDEX	63
#define GL_PSTEXT_PRFLM_DATA_0_PROT_S		0
#define GL_PSTEXT_PRFLM_DATA_0_PROT_M		MAKEMASK(0xFF, 0)
#define GL_PSTEXT_PRFLM_DATA_0_OFF_S		16
#define GL_PSTEXT_PRFLM_DATA_0_OFF_M		MAKEMASK(0x1FF, 16)
#define GL_PSTEXT_PRFLM_DATA_1(_i)		(0x0020E274 + ((_i) * 4)) /* _i=0...63 */ /* Reset Source: CORER */
#define GL_PSTEXT_PRFLM_DATA_1_MAX_INDEX	63
#define GL_PSTEXT_PRFLM_DATA_1_PROT_S		0
#define GL_PSTEXT_PRFLM_DATA_1_PROT_M		MAKEMASK(0xFF, 0)
#define GL_PSTEXT_PRFLM_DATA_1_OFF_S		16
#define GL_PSTEXT_PRFLM_DATA_1_OFF_M		MAKEMASK(0x1FF, 16)
#define GL_PSTEXT_PRFLM_DATA_2(_i)		(0x0020E374 + ((_i) * 4)) /* _i=0...63 */ /* Reset Source: CORER */
#define GL_PSTEXT_PRFLM_DATA_2_MAX_INDEX	63
#define GL_PSTEXT_PRFLM_DATA_2_PROT_S		0
#define GL_PSTEXT_PRFLM_DATA_2_PROT_M		MAKEMASK(0xFF, 0)
#define GL_PSTEXT_PRFLM_DATA_2_OFF_S		16
#define GL_PSTEXT_PRFLM_DATA_2_OFF_M		MAKEMASK(0x1FF, 16)
#define GL_PSTEXT_TCAM_L2ADDR(_i)		(0x0020E114 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_TCAM_L2ADDR_MAX_INDEX		2
#define GL_PSTEXT_TCAM_L2ADDR_LINE_IDX_S	0
#define GL_PSTEXT_TCAM_L2ADDR_LINE_IDX_M	MAKEMASK(0x3FF, 0)
#define GL_PSTEXT_TCAM_L2ADDR_AUTO_INC_S	31
#define GL_PSTEXT_TCAM_L2ADDR_AUTO_INC_M	BIT(31)
#define GL_PSTEXT_TCAM_L2DATALSB(_i)		(0x0020E120 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_TCAM_L2DATALSB_MAX_INDEX	2
#define GL_PSTEXT_TCAM_L2DATALSB_DATALSB_S	0
#define GL_PSTEXT_TCAM_L2DATALSB_DATALSB_M	MAKEMASK(0xFFFFFFFF, 0)
#define GL_PSTEXT_TCAM_L2DATAMSB(_i)		(0x0020E12C + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_TCAM_L2DATAMSB_MAX_INDEX	2
#define GL_PSTEXT_TCAM_L2DATAMSB_DATAMSB_S	0
#define GL_PSTEXT_TCAM_L2DATAMSB_DATAMSB_M	MAKEMASK(0xFF, 0)
#define GL_PSTEXT_XLT0_L1ADDR(_i)		(0x0020E03C + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_XLT0_L1ADDR_MAX_INDEX		2
#define GL_PSTEXT_XLT0_L1ADDR_LINE_IDX_S	0
#define GL_PSTEXT_XLT0_L1ADDR_LINE_IDX_M	MAKEMASK(0xFF, 0)
#define GL_PSTEXT_XLT0_L1ADDR_AUTO_INC_S	31
#define GL_PSTEXT_XLT0_L1ADDR_AUTO_INC_M	BIT(31)
#define GL_PSTEXT_XLT0_L1DATA(_i)		(0x0020E048 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_XLT0_L1DATA_MAX_INDEX		2
#define GL_PSTEXT_XLT0_L1DATA_DATA_S		0
#define GL_PSTEXT_XLT0_L1DATA_DATA_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_PSTEXT_XLT1_L2ADDR(_i)		(0x0020E0C0 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_XLT1_L2ADDR_MAX_INDEX		2
#define GL_PSTEXT_XLT1_L2ADDR_LINE_IDX_S	0
#define GL_PSTEXT_XLT1_L2ADDR_LINE_IDX_M	MAKEMASK(0x7FF, 0)
#define GL_PSTEXT_XLT1_L2ADDR_AUTO_INC_S	31
#define GL_PSTEXT_XLT1_L2ADDR_AUTO_INC_M	BIT(31)
#define GL_PSTEXT_XLT1_L2DATA(_i)		(0x0020E0CC + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_XLT1_L2DATA_MAX_INDEX		2
#define GL_PSTEXT_XLT1_L2DATA_DATA_S		0
#define GL_PSTEXT_XLT1_L2DATA_DATA_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_PSTEXT_XLT2_L2ADDR(_i)		(0x0020E0D8 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_XLT2_L2ADDR_MAX_INDEX		2
#define GL_PSTEXT_XLT2_L2ADDR_LINE_IDX_S	0
#define GL_PSTEXT_XLT2_L2ADDR_LINE_IDX_M	MAKEMASK(0x1FF, 0)
#define GL_PSTEXT_XLT2_L2ADDR_AUTO_INC_S	31
#define GL_PSTEXT_XLT2_L2ADDR_AUTO_INC_M	BIT(31)
#define GL_PSTEXT_XLT2_L2DATA(_i)		(0x0020E0E4 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GL_PSTEXT_XLT2_L2DATA_MAX_INDEX		2
#define GL_PSTEXT_XLT2_L2DATA_DATA_S		0
#define GL_PSTEXT_XLT2_L2DATA_DATA_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLFLXP_PTYPE_TRANSLATION(_i)		(0x0045C000 + ((_i) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define GLFLXP_PTYPE_TRANSLATION_MAX_INDEX	255
#define GLFLXP_PTYPE_TRANSLATION_PTYPE_4N_S	0
#define GLFLXP_PTYPE_TRANSLATION_PTYPE_4N_M	MAKEMASK(0xFF, 0)
#define GLFLXP_PTYPE_TRANSLATION_PTYPE_4N_1_S	8
#define GLFLXP_PTYPE_TRANSLATION_PTYPE_4N_1_M	MAKEMASK(0xFF, 8)
#define GLFLXP_PTYPE_TRANSLATION_PTYPE_4N_2_S	16
#define GLFLXP_PTYPE_TRANSLATION_PTYPE_4N_2_M	MAKEMASK(0xFF, 16)
#define GLFLXP_PTYPE_TRANSLATION_PTYPE_4N_3_S	24
#define GLFLXP_PTYPE_TRANSLATION_PTYPE_4N_3_M	MAKEMASK(0xFF, 24)
#define GLFLXP_RX_CMD_LX_PROT_IDX(_i)		(0x0045C400 + ((_i) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define GLFLXP_RX_CMD_LX_PROT_IDX_MAX_INDEX	255
#define GLFLXP_RX_CMD_LX_PROT_IDX_INNER_CLOUD_OFFSET_INDEX_S 0
#define GLFLXP_RX_CMD_LX_PROT_IDX_INNER_CLOUD_OFFSET_INDEX_M MAKEMASK(0x7, 0)
#define GLFLXP_RX_CMD_LX_PROT_IDX_L4_OFFSET_INDEX_S 4
#define GLFLXP_RX_CMD_LX_PROT_IDX_L4_OFFSET_INDEX_M MAKEMASK(0x7, 4)
#define GLFLXP_RX_CMD_LX_PROT_IDX_PAYLOAD_OFFSET_INDEX_S 8
#define GLFLXP_RX_CMD_LX_PROT_IDX_PAYLOAD_OFFSET_INDEX_M MAKEMASK(0x7, 8)
#define GLFLXP_RX_CMD_LX_PROT_IDX_L3_PROTOCOL_S	12
#define GLFLXP_RX_CMD_LX_PROT_IDX_L3_PROTOCOL_M	MAKEMASK(0x3, 12)
#define GLFLXP_RX_CMD_LX_PROT_IDX_L4_PROTOCOL_S	14
#define GLFLXP_RX_CMD_LX_PROT_IDX_L4_PROTOCOL_M	MAKEMASK(0x3, 14)
#define GLFLXP_RX_CMD_PROTIDS(_i, _j)		(0x0045A000 + ((_i) * 4 + (_j) * 1024)) /* _i=0...255, _j=0...5 */ /* Reset Source: CORER */
#define GLFLXP_RX_CMD_PROTIDS_MAX_INDEX		255
#define GLFLXP_RX_CMD_PROTIDS_PROTID_4N_S	0
#define GLFLXP_RX_CMD_PROTIDS_PROTID_4N_M	MAKEMASK(0xFF, 0)
#define GLFLXP_RX_CMD_PROTIDS_PROTID_4N_1_S	8
#define GLFLXP_RX_CMD_PROTIDS_PROTID_4N_1_M	MAKEMASK(0xFF, 8)
#define GLFLXP_RX_CMD_PROTIDS_PROTID_4N_2_S	16
#define GLFLXP_RX_CMD_PROTIDS_PROTID_4N_2_M	MAKEMASK(0xFF, 16)
#define GLFLXP_RX_CMD_PROTIDS_PROTID_4N_3_S	24
#define GLFLXP_RX_CMD_PROTIDS_PROTID_4N_3_M	MAKEMASK(0xFF, 24)
#define GLFLXP_RXDID_FLAGS(_i, _j)		(0x0045D000 + ((_i) * 4 + (_j) * 256)) /* _i=0...63, _j=0...4 */ /* Reset Source: CORER */
#define GLFLXP_RXDID_FLAGS_MAX_INDEX		63
#define GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_S	0
#define GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_M	MAKEMASK(0x3F, 0)
#define GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_1_S	8
#define GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_1_M	MAKEMASK(0x3F, 8)
#define GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_2_S	16
#define GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_2_M	MAKEMASK(0x3F, 16)
#define GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_3_S	24
#define GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_3_M	MAKEMASK(0x3F, 24)
#define GLFLXP_RXDID_FLAGS1_OVERRIDE(_i)	(0x0045D600 + ((_i) * 4)) /* _i=0...63 */ /* Reset Source: CORER */
#define GLFLXP_RXDID_FLAGS1_OVERRIDE_MAX_INDEX	63
#define GLFLXP_RXDID_FLAGS1_OVERRIDE_FLEXIFLAGS1_OVERRIDE_S 0
#define GLFLXP_RXDID_FLAGS1_OVERRIDE_FLEXIFLAGS1_OVERRIDE_M MAKEMASK(0xF, 0)
#define GLFLXP_RXDID_FLX_WRD_0(_i)		(0x0045C800 + ((_i) * 4)) /* _i=0...63 */ /* Reset Source: CORER */
#define GLFLXP_RXDID_FLX_WRD_0_MAX_INDEX	63
#define GLFLXP_RXDID_FLX_WRD_0_PROT_MDID_S	0
#define GLFLXP_RXDID_FLX_WRD_0_PROT_MDID_M	MAKEMASK(0xFF, 0)
#define GLFLXP_RXDID_FLX_WRD_0_EXTRACTION_OFFSET_S 8
#define GLFLXP_RXDID_FLX_WRD_0_EXTRACTION_OFFSET_M MAKEMASK(0x3FF, 8)
#define GLFLXP_RXDID_FLX_WRD_0_RXDID_OPCODE_S	30
#define GLFLXP_RXDID_FLX_WRD_0_RXDID_OPCODE_M	MAKEMASK(0x3, 30)
#define GLFLXP_RXDID_FLX_WRD_1(_i)		(0x0045C900 + ((_i) * 4)) /* _i=0...63 */ /* Reset Source: CORER */
#define GLFLXP_RXDID_FLX_WRD_1_MAX_INDEX	63
#define GLFLXP_RXDID_FLX_WRD_1_PROT_MDID_S	0
#define GLFLXP_RXDID_FLX_WRD_1_PROT_MDID_M	MAKEMASK(0xFF, 0)
#define GLFLXP_RXDID_FLX_WRD_1_EXTRACTION_OFFSET_S 8
#define GLFLXP_RXDID_FLX_WRD_1_EXTRACTION_OFFSET_M MAKEMASK(0x3FF, 8)
#define GLFLXP_RXDID_FLX_WRD_1_RXDID_OPCODE_S	30
#define GLFLXP_RXDID_FLX_WRD_1_RXDID_OPCODE_M	MAKEMASK(0x3, 30)
#define GLFLXP_RXDID_FLX_WRD_2(_i)		(0x0045CA00 + ((_i) * 4)) /* _i=0...63 */ /* Reset Source: CORER */
#define GLFLXP_RXDID_FLX_WRD_2_MAX_INDEX	63
#define GLFLXP_RXDID_FLX_WRD_2_PROT_MDID_S	0
#define GLFLXP_RXDID_FLX_WRD_2_PROT_MDID_M	MAKEMASK(0xFF, 0)
#define GLFLXP_RXDID_FLX_WRD_2_EXTRACTION_OFFSET_S 8
#define GLFLXP_RXDID_FLX_WRD_2_EXTRACTION_OFFSET_M MAKEMASK(0x3FF, 8)
#define GLFLXP_RXDID_FLX_WRD_2_RXDID_OPCODE_S	30
#define GLFLXP_RXDID_FLX_WRD_2_RXDID_OPCODE_M	MAKEMASK(0x3, 30)
#define GLFLXP_RXDID_FLX_WRD_3(_i)		(0x0045CB00 + ((_i) * 4)) /* _i=0...63 */ /* Reset Source: CORER */
#define GLFLXP_RXDID_FLX_WRD_3_MAX_INDEX	63
#define GLFLXP_RXDID_FLX_WRD_3_PROT_MDID_S	0
#define GLFLXP_RXDID_FLX_WRD_3_PROT_MDID_M	MAKEMASK(0xFF, 0)
#define GLFLXP_RXDID_FLX_WRD_3_EXTRACTION_OFFSET_S 8
#define GLFLXP_RXDID_FLX_WRD_3_EXTRACTION_OFFSET_M MAKEMASK(0x3FF, 8)
#define GLFLXP_RXDID_FLX_WRD_3_RXDID_OPCODE_S	30
#define GLFLXP_RXDID_FLX_WRD_3_RXDID_OPCODE_M	MAKEMASK(0x3, 30)
#define GLFLXP_RXDID_FLX_WRD_4(_i)		(0x0045CC00 + ((_i) * 4)) /* _i=0...63 */ /* Reset Source: CORER */
#define GLFLXP_RXDID_FLX_WRD_4_MAX_INDEX	63
#define GLFLXP_RXDID_FLX_WRD_4_PROT_MDID_S	0
#define GLFLXP_RXDID_FLX_WRD_4_PROT_MDID_M	MAKEMASK(0xFF, 0)
#define GLFLXP_RXDID_FLX_WRD_4_EXTRACTION_OFFSET_S 8
#define GLFLXP_RXDID_FLX_WRD_4_EXTRACTION_OFFSET_M MAKEMASK(0x3FF, 8)
#define GLFLXP_RXDID_FLX_WRD_4_RXDID_OPCODE_S	30
#define GLFLXP_RXDID_FLX_WRD_4_RXDID_OPCODE_M	MAKEMASK(0x3, 30)
#define GLFLXP_RXDID_FLX_WRD_5(_i)		(0x0045CD00 + ((_i) * 4)) /* _i=0...63 */ /* Reset Source: CORER */
#define GLFLXP_RXDID_FLX_WRD_5_MAX_INDEX	63
#define GLFLXP_RXDID_FLX_WRD_5_PROT_MDID_S	0
#define GLFLXP_RXDID_FLX_WRD_5_PROT_MDID_M	MAKEMASK(0xFF, 0)
#define GLFLXP_RXDID_FLX_WRD_5_EXTRACTION_OFFSET_S 8
#define GLFLXP_RXDID_FLX_WRD_5_EXTRACTION_OFFSET_M MAKEMASK(0x3FF, 8)
#define GLFLXP_RXDID_FLX_WRD_5_RXDID_OPCODE_S	30
#define GLFLXP_RXDID_FLX_WRD_5_RXDID_OPCODE_M	MAKEMASK(0x3, 30)
#define GLFLXP_TX_SCHED_CORRECT(_i, _j)		(0x00458000 + ((_i) * 4 + (_j) * 256)) /* _i=0...63, _j=0...31 */ /* Reset Source: CORER */
#define GLFLXP_TX_SCHED_CORRECT_MAX_INDEX	63
#define GLFLXP_TX_SCHED_CORRECT_PROTD_ID_2N_S	0
#define GLFLXP_TX_SCHED_CORRECT_PROTD_ID_2N_M	MAKEMASK(0xFF, 0)
#define GLFLXP_TX_SCHED_CORRECT_RECIPE_2N_S	8
#define GLFLXP_TX_SCHED_CORRECT_RECIPE_2N_M	MAKEMASK(0x1F, 8)
#define GLFLXP_TX_SCHED_CORRECT_PROTD_ID_2N_1_S	16
#define GLFLXP_TX_SCHED_CORRECT_PROTD_ID_2N_1_M	MAKEMASK(0xFF, 16)
#define GLFLXP_TX_SCHED_CORRECT_RECIPE_2N_1_S	24
#define GLFLXP_TX_SCHED_CORRECT_RECIPE_2N_1_M	MAKEMASK(0x1F, 24)
#define QRXFLXP_CNTXT(_QRX)			(0x00480000 + ((_QRX) * 4)) /* _i=0...2047 */ /* Reset Source: CORER */
#define QRXFLXP_CNTXT_MAX_INDEX			2047
#define QRXFLXP_CNTXT_RXDID_IDX_S		0
#define QRXFLXP_CNTXT_RXDID_IDX_M		MAKEMASK(0x3F, 0)
#define QRXFLXP_CNTXT_RXDID_PRIO_S		8
#define QRXFLXP_CNTXT_RXDID_PRIO_M		MAKEMASK(0x7, 8)
#define QRXFLXP_CNTXT_TS_S			11
#define QRXFLXP_CNTXT_TS_M			BIT(11)
#define GL_FWSTS				0x00083048 /* Reset Source: POR */
#define GL_FWSTS_FWS0B_S			0
#define GL_FWSTS_FWS0B_M			MAKEMASK(0xFF, 0)
#define GL_FWSTS_FWROWD_S			8
#define GL_FWSTS_FWROWD_M			BIT(8)
#define GL_FWSTS_FWRI_S				9
#define GL_FWSTS_FWRI_M				BIT(9)
#define GL_FWSTS_FWS1B_S			16
#define GL_FWSTS_FWS1B_M			MAKEMASK(0xFF, 16)
#define GL_TCVMLR_DRAIN_CNTR_CTL		0x000A21E0 /* Reset Source: CORER */
#define GL_TCVMLR_DRAIN_CNTR_CTL_OP_S		0
#define GL_TCVMLR_DRAIN_CNTR_CTL_OP_M		BIT(0)
#define GL_TCVMLR_DRAIN_CNTR_CTL_PORT_S		1
#define GL_TCVMLR_DRAIN_CNTR_CTL_PORT_M		MAKEMASK(0x7, 1)
#define GL_TCVMLR_DRAIN_CNTR_CTL_VALUE_S	4
#define GL_TCVMLR_DRAIN_CNTR_CTL_VALUE_M	MAKEMASK(0x3FFF, 4)
#define GL_TCVMLR_DRAIN_DONE_DEC		0x000A21A8 /* Reset Source: CORER */
#define GL_TCVMLR_DRAIN_DONE_DEC_TARGET_S	0
#define GL_TCVMLR_DRAIN_DONE_DEC_TARGET_M	BIT(0)
#define GL_TCVMLR_DRAIN_DONE_DEC_INDEX_S	1
#define GL_TCVMLR_DRAIN_DONE_DEC_INDEX_M	MAKEMASK(0x1F, 1)
#define GL_TCVMLR_DRAIN_DONE_DEC_VALUE_S	6
#define GL_TCVMLR_DRAIN_DONE_DEC_VALUE_M	MAKEMASK(0xFF, 6)
#define GL_TCVMLR_DRAIN_DONE_TCLAN(_i)		(0x000A20A8 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GL_TCVMLR_DRAIN_DONE_TCLAN_MAX_INDEX	31
#define GL_TCVMLR_DRAIN_DONE_TCLAN_COUNT_S	0
#define GL_TCVMLR_DRAIN_DONE_TCLAN_COUNT_M	MAKEMASK(0xFF, 0)
#define GL_TCVMLR_DRAIN_DONE_TPB(_i)		(0x000A2128 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GL_TCVMLR_DRAIN_DONE_TPB_MAX_INDEX	31
#define GL_TCVMLR_DRAIN_DONE_TPB_COUNT_S	0
#define GL_TCVMLR_DRAIN_DONE_TPB_COUNT_M	MAKEMASK(0xFF, 0)
#define GL_TCVMLR_DRAIN_MARKER			0x000A2008 /* Reset Source: CORER */
#define GL_TCVMLR_DRAIN_MARKER_PORT_S		0
#define GL_TCVMLR_DRAIN_MARKER_PORT_M		MAKEMASK(0x7, 0)
#define GL_TCVMLR_DRAIN_MARKER_TC_S		3
#define GL_TCVMLR_DRAIN_MARKER_TC_M		MAKEMASK(0x1F, 3)
#define GL_TCVMLR_ERR_STAT			0x000A2024 /* Reset Source: CORER */
#define GL_TCVMLR_ERR_STAT_ERROR_S		0
#define GL_TCVMLR_ERR_STAT_ERROR_M		BIT(0)
#define GL_TCVMLR_ERR_STAT_FW_REQ_S		1
#define GL_TCVMLR_ERR_STAT_FW_REQ_M		BIT(1)
#define GL_TCVMLR_ERR_STAT_STAT_S		2
#define GL_TCVMLR_ERR_STAT_STAT_M		MAKEMASK(0x7, 2)
#define GL_TCVMLR_ERR_STAT_ENT_TYPE_S		5
#define GL_TCVMLR_ERR_STAT_ENT_TYPE_M		MAKEMASK(0x7, 5)
#define GL_TCVMLR_ERR_STAT_ENT_ID_S		8
#define GL_TCVMLR_ERR_STAT_ENT_ID_M		MAKEMASK(0x3FFF, 8)
#define GL_TCVMLR_QCFG				0x000A2010 /* Reset Source: CORER */
#define GL_TCVMLR_QCFG_QID_S			0
#define GL_TCVMLR_QCFG_QID_M			MAKEMASK(0x3FFF, 0)
#define GL_TCVMLR_QCFG_OP_S			14
#define GL_TCVMLR_QCFG_OP_M			BIT(14)
#define GL_TCVMLR_QCFG_PORT_S			15
#define GL_TCVMLR_QCFG_PORT_M			MAKEMASK(0x7, 15)
#define GL_TCVMLR_QCFG_TC_S			18
#define GL_TCVMLR_QCFG_TC_M			MAKEMASK(0x1F, 18)
#define GL_TCVMLR_QCFG_RD			0x000A2014 /* Reset Source: CORER */
#define GL_TCVMLR_QCFG_RD_QID_S			0
#define GL_TCVMLR_QCFG_RD_QID_M			MAKEMASK(0x3FFF, 0)
#define GL_TCVMLR_QCFG_RD_PORT_S		14
#define GL_TCVMLR_QCFG_RD_PORT_M		MAKEMASK(0x7, 14)
#define GL_TCVMLR_QCFG_RD_TC_S			17
#define GL_TCVMLR_QCFG_RD_TC_M			MAKEMASK(0x1F, 17)
#define GL_TCVMLR_QCNTR				0x000A200C /* Reset Source: CORER */
#define GL_TCVMLR_QCNTR_CNTR_S			0
#define GL_TCVMLR_QCNTR_CNTR_M			MAKEMASK(0x7FFF, 0)
#define GL_TCVMLR_QCTL				0x000A2004 /* Reset Source: CORER */
#define GL_TCVMLR_QCTL_QID_S			0
#define GL_TCVMLR_QCTL_QID_M			MAKEMASK(0x3FFF, 0)
#define GL_TCVMLR_QCTL_OP_S			14
#define GL_TCVMLR_QCTL_OP_M			BIT(14)
#define GL_TCVMLR_REQ_STAT			0x000A2018 /* Reset Source: CORER */
#define GL_TCVMLR_REQ_STAT_ENT_TYPE_S		0
#define GL_TCVMLR_REQ_STAT_ENT_TYPE_M		MAKEMASK(0x7, 0)
#define GL_TCVMLR_REQ_STAT_ENT_ID_S		3
#define GL_TCVMLR_REQ_STAT_ENT_ID_M		MAKEMASK(0x3FFF, 3)
#define GL_TCVMLR_REQ_STAT_OP_S			17
#define GL_TCVMLR_REQ_STAT_OP_M			BIT(17)
#define GL_TCVMLR_REQ_STAT_WRITE_STATUS_S	18
#define GL_TCVMLR_REQ_STAT_WRITE_STATUS_M	MAKEMASK(0x7, 18)
#define GL_TCVMLR_STAT				0x000A201C /* Reset Source: CORER */
#define GL_TCVMLR_STAT_ENT_TYPE_S		0
#define GL_TCVMLR_STAT_ENT_TYPE_M		MAKEMASK(0x7, 0)
#define GL_TCVMLR_STAT_ENT_ID_S			3
#define GL_TCVMLR_STAT_ENT_ID_M			MAKEMASK(0x3FFF, 3)
#define GL_TCVMLR_STAT_STATUS_S			17
#define GL_TCVMLR_STAT_STATUS_M			MAKEMASK(0x7, 17)
#define GL_XLR_MARKER_TRIG_TCVMLR		0x000A2000 /* Reset Source: CORER */
#define GL_XLR_MARKER_TRIG_TCVMLR_VM_VF_NUM_S	0
#define GL_XLR_MARKER_TRIG_TCVMLR_VM_VF_NUM_M	MAKEMASK(0x3FF, 0)
#define GL_XLR_MARKER_TRIG_TCVMLR_VM_VF_TYPE_S	10
#define GL_XLR_MARKER_TRIG_TCVMLR_VM_VF_TYPE_M	MAKEMASK(0x3, 10)
#define GL_XLR_MARKER_TRIG_TCVMLR_PF_NUM_S	12
#define GL_XLR_MARKER_TRIG_TCVMLR_PF_NUM_M	MAKEMASK(0x7, 12)
#define GL_XLR_MARKER_TRIG_TCVMLR_PORT_NUM_S	16
#define GL_XLR_MARKER_TRIG_TCVMLR_PORT_NUM_M	MAKEMASK(0x7, 16)
#define GL_XLR_MARKER_TRIG_VMLR			0x00093804 /* Reset Source: CORER */
#define GL_XLR_MARKER_TRIG_VMLR_VM_VF_NUM_S	0
#define GL_XLR_MARKER_TRIG_VMLR_VM_VF_NUM_M	MAKEMASK(0x3FF, 0)
#define GL_XLR_MARKER_TRIG_VMLR_VM_VF_TYPE_S	10
#define GL_XLR_MARKER_TRIG_VMLR_VM_VF_TYPE_M	MAKEMASK(0x3, 10)
#define GL_XLR_MARKER_TRIG_VMLR_PF_NUM_S	12
#define GL_XLR_MARKER_TRIG_VMLR_PF_NUM_M	MAKEMASK(0x7, 12)
#define GL_XLR_MARKER_TRIG_VMLR_PORT_NUM_S	16
#define GL_XLR_MARKER_TRIG_VMLR_PORT_NUM_M	MAKEMASK(0x7, 16)
#define GLGEN_ANA_ABORT_PTYPE			0x0020C21C /* Reset Source: CORER */
#define GLGEN_ANA_ABORT_PTYPE_ABORT_S		0
#define GLGEN_ANA_ABORT_PTYPE_ABORT_M		MAKEMASK(0x3FF, 0)
#define GLGEN_ANA_ALU_ACCSS_OUT_OF_PKT		0x0020C208 /* Reset Source: CORER */
#define GLGEN_ANA_ALU_ACCSS_OUT_OF_PKT_NPC_S	0
#define GLGEN_ANA_ALU_ACCSS_OUT_OF_PKT_NPC_M	MAKEMASK(0xFF, 0)
#define GLGEN_ANA_CFG_CTRL			0x0020C104 /* Reset Source: CORER */
#define GLGEN_ANA_CFG_CTRL_LINE_IDX_S		0
#define GLGEN_ANA_CFG_CTRL_LINE_IDX_M		MAKEMASK(0x3FFFF, 0)
#define GLGEN_ANA_CFG_CTRL_TABLE_ID_S		18
#define GLGEN_ANA_CFG_CTRL_TABLE_ID_M		MAKEMASK(0xFF, 18)
#define GLGEN_ANA_CFG_CTRL_RESRVED_S		26
#define GLGEN_ANA_CFG_CTRL_RESRVED_M		MAKEMASK(0x7, 26)
#define GLGEN_ANA_CFG_CTRL_OPERATION_ID_S	29
#define GLGEN_ANA_CFG_CTRL_OPERATION_ID_M	MAKEMASK(0x7, 29)
#define GLGEN_ANA_CFG_HTBL_LU_RESULT		0x0020C158 /* Reset Source: CORER */
#define GLGEN_ANA_CFG_HTBL_LU_RESULT_HIT_S	0
#define GLGEN_ANA_CFG_HTBL_LU_RESULT_HIT_M	BIT(0)
#define GLGEN_ANA_CFG_HTBL_LU_RESULT_PG_MEM_IDX_S 1
#define GLGEN_ANA_CFG_HTBL_LU_RESULT_PG_MEM_IDX_M MAKEMASK(0x7, 1)
#define GLGEN_ANA_CFG_HTBL_LU_RESULT_ADDR_S	4
#define GLGEN_ANA_CFG_HTBL_LU_RESULT_ADDR_M	MAKEMASK(0x1FF, 4)
#define GLGEN_ANA_CFG_LU_KEY(_i)		(0x0020C14C + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GLGEN_ANA_CFG_LU_KEY_MAX_INDEX		2
#define GLGEN_ANA_CFG_LU_KEY_LU_KEY_S		0
#define GLGEN_ANA_CFG_LU_KEY_LU_KEY_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLGEN_ANA_CFG_RDDATA(_i)		(0x0020C10C + ((_i) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define GLGEN_ANA_CFG_RDDATA_MAX_INDEX		15
#define GLGEN_ANA_CFG_RDDATA_RD_DATA_S		0
#define GLGEN_ANA_CFG_RDDATA_RD_DATA_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLGEN_ANA_CFG_SPLBUF_LU_RESULT		0x0020C15C /* Reset Source: CORER */
#define GLGEN_ANA_CFG_SPLBUF_LU_RESULT_HIT_S	0
#define GLGEN_ANA_CFG_SPLBUF_LU_RESULT_HIT_M	BIT(0)
#define GLGEN_ANA_CFG_SPLBUF_LU_RESULT_RSV_S	1
#define GLGEN_ANA_CFG_SPLBUF_LU_RESULT_RSV_M	MAKEMASK(0x7, 1)
#define GLGEN_ANA_CFG_SPLBUF_LU_RESULT_ADDR_S	4
#define GLGEN_ANA_CFG_SPLBUF_LU_RESULT_ADDR_M	MAKEMASK(0x1FF, 4)
#define GLGEN_ANA_CFG_WRDATA			0x0020C108 /* Reset Source: CORER */
#define GLGEN_ANA_CFG_WRDATA_WR_DATA_S		0
#define GLGEN_ANA_CFG_WRDATA_WR_DATA_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLGEN_ANA_DEF_PTYPE			0x0020C100 /* Reset Source: CORER */
#define GLGEN_ANA_DEF_PTYPE_DEF_PTYPE_S		0
#define GLGEN_ANA_DEF_PTYPE_DEF_PTYPE_M		MAKEMASK(0x3FF, 0)
#define GLGEN_ANA_ERR_CTRL			0x0020C220 /* Reset Source: CORER */
#define GLGEN_ANA_ERR_CTRL_ERR_MASK_EN_S	0
#define GLGEN_ANA_ERR_CTRL_ERR_MASK_EN_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLGEN_ANA_FLAG_MAP(_i)			(0x0020C000 + ((_i) * 4)) /* _i=0...63 */ /* Reset Source: CORER */
#define GLGEN_ANA_FLAG_MAP_MAX_INDEX		63
#define GLGEN_ANA_FLAG_MAP_FLAG_EN_S		0
#define GLGEN_ANA_FLAG_MAP_FLAG_EN_M		BIT(0)
#define GLGEN_ANA_FLAG_MAP_EXT_FLAG_ID_S	1
#define GLGEN_ANA_FLAG_MAP_EXT_FLAG_ID_M	MAKEMASK(0x3F, 1)
#define GLGEN_ANA_INV_NODE_PTYPE		0x0020C210 /* Reset Source: CORER */
#define GLGEN_ANA_INV_NODE_PTYPE_INV_NODE_PTYPE_S 0
#define GLGEN_ANA_INV_NODE_PTYPE_INV_NODE_PTYPE_M MAKEMASK(0x7FF, 0)
#define GLGEN_ANA_INV_PTYPE_MARKER		0x0020C218 /* Reset Source: CORER */
#define GLGEN_ANA_INV_PTYPE_MARKER_INV_PTYPE_MARKER_S 0
#define GLGEN_ANA_INV_PTYPE_MARKER_INV_PTYPE_MARKER_M MAKEMASK(0x7F, 0)
#define GLGEN_ANA_LAST_PROT_ID(_i)		(0x0020C1E4 + ((_i) * 4)) /* _i=0...5 */ /* Reset Source: CORER */
#define GLGEN_ANA_LAST_PROT_ID_MAX_INDEX	5
#define GLGEN_ANA_LAST_PROT_ID_EN_S		0
#define GLGEN_ANA_LAST_PROT_ID_EN_M		BIT(0)
#define GLGEN_ANA_LAST_PROT_ID_PROT_ID_S	1
#define GLGEN_ANA_LAST_PROT_ID_PROT_ID_M	MAKEMASK(0xFF, 1)
#define GLGEN_ANA_NMPG_KEYMASK(_i)		(0x0020C1D0 + ((_i) * 4)) /* _i=0...3 */ /* Reset Source: CORER */
#define GLGEN_ANA_NMPG_KEYMASK_MAX_INDEX	3
#define GLGEN_ANA_NMPG_KEYMASK_HASH_KEY_S	0
#define GLGEN_ANA_NMPG_KEYMASK_HASH_KEY_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLGEN_ANA_NMPG0_HASHKEY(_i)		(0x0020C1B0 + ((_i) * 4)) /* _i=0...3 */ /* Reset Source: CORER */
#define GLGEN_ANA_NMPG0_HASHKEY_MAX_INDEX	3
#define GLGEN_ANA_NMPG0_HASHKEY_HASH_KEY_S	0
#define GLGEN_ANA_NMPG0_HASHKEY_HASH_KEY_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLGEN_ANA_NO_HIT_PG_NM_PG		0x0020C204 /* Reset Source: CORER */
#define GLGEN_ANA_NO_HIT_PG_NM_PG_NPC_S		0
#define GLGEN_ANA_NO_HIT_PG_NM_PG_NPC_M		MAKEMASK(0xFF, 0)
#define GLGEN_ANA_OUT_OF_PKT			0x0020C200 /* Reset Source: CORER */
#define GLGEN_ANA_OUT_OF_PKT_NPC_S		0
#define GLGEN_ANA_OUT_OF_PKT_NPC_M		MAKEMASK(0xFF, 0)
#define GLGEN_ANA_P2P(_i)			(0x0020C160 + ((_i) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define GLGEN_ANA_P2P_MAX_INDEX			15
#define GLGEN_ANA_P2P_TARGET_PROF_S		0
#define GLGEN_ANA_P2P_TARGET_PROF_M		MAKEMASK(0xF, 0)
#define GLGEN_ANA_PG_KEYMASK(_i)		(0x0020C1C0 + ((_i) * 4)) /* _i=0...3 */ /* Reset Source: CORER */
#define GLGEN_ANA_PG_KEYMASK_MAX_INDEX		3
#define GLGEN_ANA_PG_KEYMASK_HASH_KEY_S		0
#define GLGEN_ANA_PG_KEYMASK_HASH_KEY_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLGEN_ANA_PG0_HASHKEY(_i)		(0x0020C1A0 + ((_i) * 4)) /* _i=0...3 */ /* Reset Source: CORER */
#define GLGEN_ANA_PG0_HASHKEY_MAX_INDEX		3
#define GLGEN_ANA_PG0_HASHKEY_HASH_KEY_S	0
#define GLGEN_ANA_PG0_HASHKEY_HASH_KEY_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLGEN_ANA_PROFIL_CTRL			0x0020C1FC /* Reset Source: CORER */
#define GLGEN_ANA_PROFIL_CTRL_PROFILE_SELECT_MDID_S 0
#define GLGEN_ANA_PROFIL_CTRL_PROFILE_SELECT_MDID_M MAKEMASK(0x1F, 0)
#define GLGEN_ANA_PROFIL_CTRL_PROFILE_SELECT_MDSTART_S 5
#define GLGEN_ANA_PROFIL_CTRL_PROFILE_SELECT_MDSTART_M MAKEMASK(0xF, 5)
#define GLGEN_ANA_PROFIL_CTRL_PROFILE_SELECT_MD_LEN_S 9
#define GLGEN_ANA_PROFIL_CTRL_PROFILE_SELECT_MD_LEN_M MAKEMASK(0x1F, 9)
#define GLGEN_ANA_PROFIL_CTRL_NUM_CTRL_DOMAIN_S	14
#define GLGEN_ANA_PROFIL_CTRL_NUM_CTRL_DOMAIN_M	MAKEMASK(0x3, 14)
#define GLGEN_ANA_PROFIL_CTRL_DEF_PROF_ID_S	16
#define GLGEN_ANA_PROFIL_CTRL_DEF_PROF_ID_M	MAKEMASK(0xF, 16)
#define GLGEN_ANA_PROFIL_CTRL_SEL_DEF_PROF_ID_S	20
#define GLGEN_ANA_PROFIL_CTRL_SEL_DEF_PROF_ID_M	BIT(20)
#define GLGEN_ANA_TX_ABORT_PTYPE		0x0020D21C /* Reset Source: CORER */
#define GLGEN_ANA_TX_ABORT_PTYPE_ABORT_S	0
#define GLGEN_ANA_TX_ABORT_PTYPE_ABORT_M	MAKEMASK(0x3FF, 0)
#define GLGEN_ANA_TX_ALU_ACCSS_OUT_OF_PKT	0x0020D208 /* Reset Source: CORER */
#define GLGEN_ANA_TX_ALU_ACCSS_OUT_OF_PKT_NPC_S	0
#define GLGEN_ANA_TX_ALU_ACCSS_OUT_OF_PKT_NPC_M	MAKEMASK(0xFF, 0)
#define GLGEN_ANA_TX_CFG_CTRL			0x0020D104 /* Reset Source: CORER */
#define GLGEN_ANA_TX_CFG_CTRL_LINE_IDX_S	0
#define GLGEN_ANA_TX_CFG_CTRL_LINE_IDX_M	MAKEMASK(0x3FFFF, 0)
#define GLGEN_ANA_TX_CFG_CTRL_TABLE_ID_S	18
#define GLGEN_ANA_TX_CFG_CTRL_TABLE_ID_M	MAKEMASK(0xFF, 18)
#define GLGEN_ANA_TX_CFG_CTRL_RESRVED_S		26
#define GLGEN_ANA_TX_CFG_CTRL_RESRVED_M		MAKEMASK(0x7, 26)
#define GLGEN_ANA_TX_CFG_CTRL_OPERATION_ID_S	29
#define GLGEN_ANA_TX_CFG_CTRL_OPERATION_ID_M	MAKEMASK(0x7, 29)
#define GLGEN_ANA_TX_CFG_HTBL_LU_RESULT		0x0020D158 /* Reset Source: CORER */
#define GLGEN_ANA_TX_CFG_HTBL_LU_RESULT_HIT_S	0
#define GLGEN_ANA_TX_CFG_HTBL_LU_RESULT_HIT_M	BIT(0)
#define GLGEN_ANA_TX_CFG_HTBL_LU_RESULT_PG_MEM_IDX_S 1
#define GLGEN_ANA_TX_CFG_HTBL_LU_RESULT_PG_MEM_IDX_M MAKEMASK(0x7, 1)
#define GLGEN_ANA_TX_CFG_HTBL_LU_RESULT_ADDR_S	4
#define GLGEN_ANA_TX_CFG_HTBL_LU_RESULT_ADDR_M	MAKEMASK(0x1FF, 4)
#define GLGEN_ANA_TX_CFG_LU_KEY(_i)		(0x0020D14C + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define GLGEN_ANA_TX_CFG_LU_KEY_MAX_INDEX	2
#define GLGEN_ANA_TX_CFG_LU_KEY_LU_KEY_S	0
#define GLGEN_ANA_TX_CFG_LU_KEY_LU_KEY_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLGEN_ANA_TX_CFG_RDDATA(_i)		(0x0020D10C + ((_i) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define GLGEN_ANA_TX_CFG_RDDATA_MAX_INDEX	15
#define GLGEN_ANA_TX_CFG_RDDATA_RD_DATA_S	0
#define GLGEN_ANA_TX_CFG_RDDATA_RD_DATA_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLGEN_ANA_TX_CFG_SPLBUF_LU_RESULT	0x0020D15C /* Reset Source: CORER */
#define GLGEN_ANA_TX_CFG_SPLBUF_LU_RESULT_HIT_S	0
#define GLGEN_ANA_TX_CFG_SPLBUF_LU_RESULT_HIT_M	BIT(0)
#define GLGEN_ANA_TX_CFG_SPLBUF_LU_RESULT_RSV_S	1
#define GLGEN_ANA_TX_CFG_SPLBUF_LU_RESULT_RSV_M	MAKEMASK(0x7, 1)
#define GLGEN_ANA_TX_CFG_SPLBUF_LU_RESULT_ADDR_S 4
#define GLGEN_ANA_TX_CFG_SPLBUF_LU_RESULT_ADDR_M MAKEMASK(0x1FF, 4)
#define GLGEN_ANA_TX_CFG_WRDATA			0x0020D108 /* Reset Source: CORER */
#define GLGEN_ANA_TX_CFG_WRDATA_WR_DATA_S	0
#define GLGEN_ANA_TX_CFG_WRDATA_WR_DATA_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLGEN_ANA_TX_DEF_PTYPE			0x0020D100 /* Reset Source: CORER */
#define GLGEN_ANA_TX_DEF_PTYPE_DEF_PTYPE_S	0
#define GLGEN_ANA_TX_DEF_PTYPE_DEF_PTYPE_M	MAKEMASK(0x3FF, 0)
#define GLGEN_ANA_TX_DFD_PACE_OUT		0x0020D4CC /* Reset Source: CORER */
#define GLGEN_ANA_TX_DFD_PACE_OUT_PUSH_S	0
#define GLGEN_ANA_TX_DFD_PACE_OUT_PUSH_M	BIT(0)
#define GLGEN_ANA_TX_ERR_CTRL			0x0020D220 /* Reset Source: CORER */
#define GLGEN_ANA_TX_ERR_CTRL_ERR_MASK_EN_S	0
#define GLGEN_ANA_TX_ERR_CTRL_ERR_MASK_EN_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLGEN_ANA_TX_FLAG_MAP(_i)		(0x0020D000 + ((_i) * 4)) /* _i=0...63 */ /* Reset Source: CORER */
#define GLGEN_ANA_TX_FLAG_MAP_MAX_INDEX		63
#define GLGEN_ANA_TX_FLAG_MAP_FLAG_EN_S		0
#define GLGEN_ANA_TX_FLAG_MAP_FLAG_EN_M		BIT(0)
#define GLGEN_ANA_TX_FLAG_MAP_EXT_FLAG_ID_S	1
#define GLGEN_ANA_TX_FLAG_MAP_EXT_FLAG_ID_M	MAKEMASK(0x3F, 1)
#define GLGEN_ANA_TX_INV_NODE_PTYPE		0x0020D210 /* Reset Source: CORER */
#define GLGEN_ANA_TX_INV_NODE_PTYPE_INV_NODE_PTYPE_S 0
#define GLGEN_ANA_TX_INV_NODE_PTYPE_INV_NODE_PTYPE_M MAKEMASK(0x7FF, 0)
#define GLGEN_ANA_TX_INV_PROT_ID		0x0020D214 /* Reset Source: CORER */
#define GLGEN_ANA_TX_INV_PROT_ID_INV_PROT_ID_S	0
#define GLGEN_ANA_TX_INV_PROT_ID_INV_PROT_ID_M	MAKEMASK(0xFF, 0)
#define GLGEN_ANA_TX_INV_PTYPE_MARKER		0x0020D218 /* Reset Source: CORER */
#define GLGEN_ANA_TX_INV_PTYPE_MARKER_INV_PTYPE_MARKER_S 0
#define GLGEN_ANA_TX_INV_PTYPE_MARKER_INV_PTYPE_MARKER_M MAKEMASK(0x7F, 0)
#define GLGEN_ANA_TX_NMPG_KEYMASK(_i)		(0x0020D1D0 + ((_i) * 4)) /* _i=0...3 */ /* Reset Source: CORER */
#define GLGEN_ANA_TX_NMPG_KEYMASK_MAX_INDEX	3
#define GLGEN_ANA_TX_NMPG_KEYMASK_HASH_KEY_S	0
#define GLGEN_ANA_TX_NMPG_KEYMASK_HASH_KEY_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLGEN_ANA_TX_NMPG0_HASHKEY(_i)		(0x0020D1B0 + ((_i) * 4)) /* _i=0...3 */ /* Reset Source: CORER */
#define GLGEN_ANA_TX_NMPG0_HASHKEY_MAX_INDEX	3
#define GLGEN_ANA_TX_NMPG0_HASHKEY_HASH_KEY_S	0
#define GLGEN_ANA_TX_NMPG0_HASHKEY_HASH_KEY_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLGEN_ANA_TX_NO_HIT_PG_NM_PG		0x0020D204 /* Reset Source: CORER */
#define GLGEN_ANA_TX_NO_HIT_PG_NM_PG_NPC_S	0
#define GLGEN_ANA_TX_NO_HIT_PG_NM_PG_NPC_M	MAKEMASK(0xFF, 0)
#define GLGEN_ANA_TX_P2P(_i)			(0x0020D160 + ((_i) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define GLGEN_ANA_TX_P2P_MAX_INDEX		15
#define GLGEN_ANA_TX_P2P_TARGET_PROF_S		0
#define GLGEN_ANA_TX_P2P_TARGET_PROF_M		MAKEMASK(0xF, 0)
#define GLGEN_ANA_TX_PG_KEYMASK(_i)		(0x0020D1C0 + ((_i) * 4)) /* _i=0...3 */ /* Reset Source: CORER */
#define GLGEN_ANA_TX_PG_KEYMASK_MAX_INDEX	3
#define GLGEN_ANA_TX_PG_KEYMASK_HASH_KEY_S	0
#define GLGEN_ANA_TX_PG_KEYMASK_HASH_KEY_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLGEN_ANA_TX_PG0_HASHKEY(_i)		(0x0020D1A0 + ((_i) * 4)) /* _i=0...3 */ /* Reset Source: CORER */
#define GLGEN_ANA_TX_PG0_HASHKEY_MAX_INDEX	3
#define GLGEN_ANA_TX_PG0_HASHKEY_HASH_KEY_S	0
#define GLGEN_ANA_TX_PG0_HASHKEY_HASH_KEY_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLGEN_ANA_TX_PROFIL_CTRL		0x0020D1FC /* Reset Source: CORER */
#define GLGEN_ANA_TX_PROFIL_CTRL_PROFILE_SELECT_MDID_S 0
#define GLGEN_ANA_TX_PROFIL_CTRL_PROFILE_SELECT_MDID_M MAKEMASK(0x1F, 0)
#define GLGEN_ANA_TX_PROFIL_CTRL_PROFILE_SELECT_MDSTART_S 5
#define GLGEN_ANA_TX_PROFIL_CTRL_PROFILE_SELECT_MDSTART_M MAKEMASK(0xF, 5)
#define GLGEN_ANA_TX_PROFIL_CTRL_PROFILE_SELECT_MD_LEN_S 9
#define GLGEN_ANA_TX_PROFIL_CTRL_PROFILE_SELECT_MD_LEN_M MAKEMASK(0x1F, 9)
#define GLGEN_ANA_TX_PROFIL_CTRL_NUM_CTRL_DOMAIN_S 14
#define GLGEN_ANA_TX_PROFIL_CTRL_NUM_CTRL_DOMAIN_M MAKEMASK(0x3, 14)
#define GLGEN_ANA_TX_PROFIL_CTRL_DEF_PROF_ID_S	16
#define GLGEN_ANA_TX_PROFIL_CTRL_DEF_PROF_ID_M	MAKEMASK(0xF, 16)
#define GLGEN_ANA_TX_PROFIL_CTRL_SEL_DEF_PROF_ID_S 20
#define GLGEN_ANA_TX_PROFIL_CTRL_SEL_DEF_PROF_ID_M BIT(20)
#define GLGEN_ASSERT_HLP			0x000B81E4 /* Reset Source: POR */
#define GLGEN_ASSERT_HLP_CORE_ON_RST_S		0
#define GLGEN_ASSERT_HLP_CORE_ON_RST_M		BIT(0)
#define GLGEN_ASSERT_HLP_FULL_ON_RST_S		1
#define GLGEN_ASSERT_HLP_FULL_ON_RST_M		BIT(1)
#define GLGEN_CLKSTAT				0x000B8184 /* Reset Source: POR */
#define GLGEN_CLKSTAT_U_CLK_SPEED_S		0
#define GLGEN_CLKSTAT_U_CLK_SPEED_M		MAKEMASK(0x7, 0)
#define GLGEN_CLKSTAT_L_CLK_SPEED_S		3
#define GLGEN_CLKSTAT_L_CLK_SPEED_M		MAKEMASK(0x7, 3)
#define GLGEN_CLKSTAT_PSM_CLK_SPEED_S		6
#define GLGEN_CLKSTAT_PSM_CLK_SPEED_M		MAKEMASK(0x7, 6)
#define GLGEN_CLKSTAT_RXCTL_CLK_SPEED_S		9
#define GLGEN_CLKSTAT_RXCTL_CLK_SPEED_M		MAKEMASK(0x7, 9)
#define GLGEN_CLKSTAT_UANA_CLK_SPEED_S		12
#define GLGEN_CLKSTAT_UANA_CLK_SPEED_M		MAKEMASK(0x7, 12)
#define GLGEN_CLKSTAT_PE_CLK_SPEED_S		18
#define GLGEN_CLKSTAT_PE_CLK_SPEED_M		MAKEMASK(0x7, 18)
#define GLGEN_CLKSTAT_SRC			0x000B826C /* Reset Source: POR */
#define GLGEN_CLKSTAT_SRC_U_CLK_SRC_S		0
#define GLGEN_CLKSTAT_SRC_U_CLK_SRC_M		MAKEMASK(0x3, 0)
#define GLGEN_CLKSTAT_SRC_L_CLK_SRC_S		2
#define GLGEN_CLKSTAT_SRC_L_CLK_SRC_M		MAKEMASK(0x3, 2)
#define GLGEN_CLKSTAT_SRC_PSM_CLK_SRC_S		4
#define GLGEN_CLKSTAT_SRC_PSM_CLK_SRC_M		MAKEMASK(0x3, 4)
#define GLGEN_CLKSTAT_SRC_RXCTL_CLK_SRC_S	6
#define GLGEN_CLKSTAT_SRC_RXCTL_CLK_SRC_M	MAKEMASK(0x3, 6)
#define GLGEN_CLKSTAT_SRC_UANA_CLK_SRC_S	8
#define GLGEN_CLKSTAT_SRC_UANA_CLK_SRC_M	MAKEMASK(0xF, 8)
#define GLGEN_ECC_ERR_INT_TOG_MASK_H		0x00093A00 /* Reset Source: CORER */
#define GLGEN_ECC_ERR_INT_TOG_MASK_H_CLIENT_NUM_S 0
#define GLGEN_ECC_ERR_INT_TOG_MASK_H_CLIENT_NUM_M MAKEMASK(0x7F, 0)
#define GLGEN_ECC_ERR_INT_TOG_MASK_L		0x000939FC /* Reset Source: CORER */
#define GLGEN_ECC_ERR_INT_TOG_MASK_L_CLIENT_NUM_S 0
#define GLGEN_ECC_ERR_INT_TOG_MASK_L_CLIENT_NUM_M MAKEMASK(0xFFFFFFFF, 0)
#define GLGEN_ECC_ERR_RST_MASK_H		0x000939F8 /* Reset Source: CORER */
#define GLGEN_ECC_ERR_RST_MASK_H_CLIENT_NUM_S	0
#define GLGEN_ECC_ERR_RST_MASK_H_CLIENT_NUM_M	MAKEMASK(0x7F, 0)
#define GLGEN_ECC_ERR_RST_MASK_L		0x000939F4 /* Reset Source: CORER */
#define GLGEN_ECC_ERR_RST_MASK_L_CLIENT_NUM_S	0
#define GLGEN_ECC_ERR_RST_MASK_L_CLIENT_NUM_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLGEN_GPIO_CTL(_i)			(0x000880C8 + ((_i) * 4)) /* _i=0...6 */ /* Reset Source: POR */
#define GLGEN_GPIO_CTL_MAX_INDEX		6
#define GLGEN_GPIO_CTL_IN_VALUE_S		0
#define GLGEN_GPIO_CTL_IN_VALUE_M		BIT(0)
#define GLGEN_GPIO_CTL_IN_TRANSIT_S		1
#define GLGEN_GPIO_CTL_IN_TRANSIT_M		BIT(1)
#define GLGEN_GPIO_CTL_OUT_VALUE_S		2
#define GLGEN_GPIO_CTL_OUT_VALUE_M		BIT(2)
#define GLGEN_GPIO_CTL_NO_P_UP_S		3
#define GLGEN_GPIO_CTL_NO_P_UP_M		BIT(3)
#define GLGEN_GPIO_CTL_PIN_DIR_S		4
#define GLGEN_GPIO_CTL_PIN_DIR_M		BIT(4)
#define GLGEN_GPIO_CTL_TRI_CTL_S		5
#define GLGEN_GPIO_CTL_TRI_CTL_M		BIT(5)
#define GLGEN_GPIO_CTL_PIN_FUNC_S		8
#define GLGEN_GPIO_CTL_PIN_FUNC_M		MAKEMASK(0xF, 8)
#define GLGEN_GPIO_CTL_INT_MODE_S		12
#define GLGEN_GPIO_CTL_INT_MODE_M		MAKEMASK(0x3, 12)
#define GLGEN_MARKER_COUNT			0x000939E8 /* Reset Source: CORER */
#define GLGEN_MARKER_COUNT_MARKER_COUNT_S	0
#define GLGEN_MARKER_COUNT_MARKER_COUNT_M	MAKEMASK(0xFF, 0)
#define GLGEN_MARKER_COUNT_MARKER_COUNT_EN_S	31
#define GLGEN_MARKER_COUNT_MARKER_COUNT_EN_M	BIT(31)
#define GLGEN_RSTAT				0x000B8188 /* Reset Source: POR */
#define GLGEN_RSTAT_DEVSTATE_S			0
#define GLGEN_RSTAT_DEVSTATE_M			MAKEMASK(0x3, 0)
#define GLGEN_RSTAT_RESET_TYPE_S		2
#define GLGEN_RSTAT_RESET_TYPE_M		MAKEMASK(0x3, 2)
#define GLGEN_RSTAT_CORERCNT_S			4
#define GLGEN_RSTAT_CORERCNT_M			MAKEMASK(0x3, 4)
#define GLGEN_RSTAT_GLOBRCNT_S			6
#define GLGEN_RSTAT_GLOBRCNT_M			MAKEMASK(0x3, 6)
#define GLGEN_RSTAT_EMPRCNT_S			8
#define GLGEN_RSTAT_EMPRCNT_M			MAKEMASK(0x3, 8)
#define GLGEN_RSTAT_TIME_TO_RST_S		10
#define GLGEN_RSTAT_TIME_TO_RST_M		MAKEMASK(0x3F, 10)
#define GLGEN_RSTAT_RTRIG_FLR_S			16
#define GLGEN_RSTAT_RTRIG_FLR_M			BIT(16)
#define GLGEN_RSTAT_RTRIG_ECC_S			17
#define GLGEN_RSTAT_RTRIG_ECC_M			BIT(17)
#define GLGEN_RSTAT_RTRIG_FW_AUX_S		18
#define GLGEN_RSTAT_RTRIG_FW_AUX_M		BIT(18)
#define GLGEN_RSTCTL				0x000B8180 /* Reset Source: POR */
#define GLGEN_RSTCTL_GRSTDEL_S			0
#define GLGEN_RSTCTL_GRSTDEL_M			MAKEMASK(0x3F, 0)
#define GLGEN_RSTCTL_ECC_RST_ENA_S		8
#define GLGEN_RSTCTL_ECC_RST_ENA_M		BIT(8)
#define GLGEN_RSTCTL_ECC_RT_EN_S		30
#define GLGEN_RSTCTL_ECC_RT_EN_M		BIT(30)
#define GLGEN_RSTCTL_FLR_RT_EN_S		31
#define GLGEN_RSTCTL_FLR_RT_EN_M		BIT(31)
#define GLGEN_RTRIG				0x000B8190 /* Reset Source: CORER */
#define GLGEN_RTRIG_CORER_S			0
#define GLGEN_RTRIG_CORER_M			BIT(0)
#define GLGEN_RTRIG_GLOBR_S			1
#define GLGEN_RTRIG_GLOBR_M			BIT(1)
#define GLGEN_RTRIG_EMPFWR_S			2
#define GLGEN_RTRIG_EMPFWR_M			BIT(2)
#define GLGEN_STAT				0x000B612C /* Reset Source: POR */
#define GLGEN_STAT_RSVD4FW_S			0
#define GLGEN_STAT_RSVD4FW_M			MAKEMASK(0xFF, 0)
#define GLGEN_VFLRSTAT(_i)			(0x00093A04 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLGEN_VFLRSTAT_MAX_INDEX		7
#define GLGEN_VFLRSTAT_VFLRS_S			0
#define GLGEN_VFLRSTAT_VFLRS_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLGEN_XLR_MSK2HLP_RDY			0x000939F0 /* Reset Source: CORER */
#define GLGEN_XLR_MSK2HLP_RDY_GLGEN_XLR_MSK2HLP_RDY_S 0
#define GLGEN_XLR_MSK2HLP_RDY_GLGEN_XLR_MSK2HLP_RDY_M BIT(0)
#define GLGEN_XLR_TRNS_WAIT_COUNT		0x000939EC /* Reset Source: CORER */
#define GLGEN_XLR_TRNS_WAIT_COUNT_W_BTWN_TRNS_COUNT_S 0
#define GLGEN_XLR_TRNS_WAIT_COUNT_W_BTWN_TRNS_COUNT_M MAKEMASK(0x1F, 0)
#define GLGEN_XLR_TRNS_WAIT_COUNT_W_PEND_TRNS_COUNT_S 8
#define GLGEN_XLR_TRNS_WAIT_COUNT_W_PEND_TRNS_COUNT_M MAKEMASK(0xFF, 8)
#define GLVFGEN_TIMER				0x000B8214 /* Reset Source: POR */
#define GLVFGEN_TIMER_GTIME_S			0
#define GLVFGEN_TIMER_GTIME_M			MAKEMASK(0xFFFFFFFF, 0)
#define PFGEN_CTRL				0x00091000 /* Reset Source: CORER */
#define PFGEN_CTRL_PFSWR_S			0
#define PFGEN_CTRL_PFSWR_M			BIT(0)
#define PFGEN_DRUN				0x00091180 /* Reset Source: CORER */
#define PFGEN_DRUN_DRVUNLD_S			0
#define PFGEN_DRUN_DRVUNLD_M			BIT(0)
#define PFGEN_PFRSTAT				0x00091080 /* Reset Source: CORER */
#define PFGEN_PFRSTAT_PFRD_S			0
#define PFGEN_PFRSTAT_PFRD_M			BIT(0)
#define PFGEN_PORTNUM				0x001D2400 /* Reset Source: CORER */
#define PFGEN_PORTNUM_PORT_NUM_S		0
#define PFGEN_PORTNUM_PORT_NUM_M		MAKEMASK(0x7, 0)
#define PFGEN_STATE				0x00088000 /* Reset Source: CORER */
#define PFGEN_STATE_PFPEEN_S			0
#define PFGEN_STATE_PFPEEN_M			BIT(0)
#define PFGEN_STATE_RSVD_S			1
#define PFGEN_STATE_RSVD_M			BIT(1)
#define PFGEN_STATE_PFLINKEN_S			2
#define PFGEN_STATE_PFLINKEN_M			BIT(2)
#define PFGEN_STATE_PFSCEN_S			3
#define PFGEN_STATE_PFSCEN_M			BIT(3)
#define PRT_TCVMLR_DRAIN_CNTR			0x000A21C0 /* Reset Source: CORER */
#define PRT_TCVMLR_DRAIN_CNTR_CNTR_S		0
#define PRT_TCVMLR_DRAIN_CNTR_CNTR_M		MAKEMASK(0x3FFF, 0)
#define PRTGEN_CNF				0x000B8120 /* Reset Source: POR */
#define PRTGEN_CNF_PORT_DIS_S			0
#define PRTGEN_CNF_PORT_DIS_M			BIT(0)
#define PRTGEN_CNF_ALLOW_PORT_DIS_S		1
#define PRTGEN_CNF_ALLOW_PORT_DIS_M		BIT(1)
#define PRTGEN_CNF_EMP_PORT_DIS_S		2
#define PRTGEN_CNF_EMP_PORT_DIS_M		BIT(2)
#define PRTGEN_CNF2				0x000B8160 /* Reset Source: POR */
#define PRTGEN_CNF2_ACTIVATE_PORT_LINK_S	0
#define PRTGEN_CNF2_ACTIVATE_PORT_LINK_M	BIT(0)
#define PRTGEN_CNF3				0x000B8280 /* Reset Source: POR */
#define PRTGEN_CNF3_PORT_STAGERING_EN_S		0
#define PRTGEN_CNF3_PORT_STAGERING_EN_M		BIT(0)
#define PRTGEN_STATUS				0x000B8100 /* Reset Source: POR */
#define PRTGEN_STATUS_PORT_VALID_S		0
#define PRTGEN_STATUS_PORT_VALID_M		BIT(0)
#define PRTGEN_STATUS_PORT_ACTIVE_S		1
#define PRTGEN_STATUS_PORT_ACTIVE_M		BIT(1)
#define VFGEN_RSTAT(_VF)			(0x00074000 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: VFR */
#define VFGEN_RSTAT_MAX_INDEX			255
#define VFGEN_RSTAT_VFR_STATE_S			0
#define VFGEN_RSTAT_VFR_STATE_M			MAKEMASK(0x3, 0)
#define VPGEN_VFRSTAT(_VF)			(0x00090800 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VPGEN_VFRSTAT_MAX_INDEX			255
#define VPGEN_VFRSTAT_VFRD_S			0
#define VPGEN_VFRSTAT_VFRD_M			BIT(0)
#define VPGEN_VFRTRIG(_VF)			(0x00090000 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VPGEN_VFRTRIG_MAX_INDEX			255
#define VPGEN_VFRTRIG_VFSWR_S			0
#define VPGEN_VFRTRIG_VFSWR_M			BIT(0)
#define VSIGEN_RSTAT(_VSI)			(0x00092800 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSIGEN_RSTAT_MAX_INDEX			767
#define VSIGEN_RSTAT_VMRD_S			0
#define VSIGEN_RSTAT_VMRD_M			BIT(0)
#define VSIGEN_RTRIG(_VSI)			(0x00091800 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSIGEN_RTRIG_MAX_INDEX			767
#define VSIGEN_RTRIG_VMSWR_S			0
#define VSIGEN_RTRIG_VMSWR_M			BIT(0)
#define GLHMC_APBVTINUSEBASE(_i)		(0x00524A00 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_APBVTINUSEBASE_MAX_INDEX		7
#define GLHMC_APBVTINUSEBASE_FPMAPBINUSEBASE_S	0
#define GLHMC_APBVTINUSEBASE_FPMAPBINUSEBASE_M	MAKEMASK(0xFFFFFF, 0)
#define GLHMC_CEQPART(_i)			(0x005031C0 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_CEQPART_MAX_INDEX			7
#define GLHMC_CEQPART_PMCEQBASE_S		0
#define GLHMC_CEQPART_PMCEQBASE_M		MAKEMASK(0x3FF, 0)
#define GLHMC_CEQPART_PMCEQSIZE_S		16
#define GLHMC_CEQPART_PMCEQSIZE_M		MAKEMASK(0x3FF, 16)
#define GLHMC_DBCQMAX				0x005220F0 /* Reset Source: CORER */
#define GLHMC_DBCQMAX_GLHMC_DBCQMAX_S		0
#define GLHMC_DBCQMAX_GLHMC_DBCQMAX_M		MAKEMASK(0xFFFFF, 0)
#define GLHMC_DBCQPART(_i)			(0x00503180 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_DBCQPART_MAX_INDEX		7
#define GLHMC_DBCQPART_PMDBCQBASE_S		0
#define GLHMC_DBCQPART_PMDBCQBASE_M		MAKEMASK(0x3FFF, 0)
#define GLHMC_DBCQPART_PMDBCQSIZE_S		16
#define GLHMC_DBCQPART_PMDBCQSIZE_M		MAKEMASK(0x7FFF, 16)
#define GLHMC_DBQPMAX				0x005220EC /* Reset Source: CORER */
#define GLHMC_DBQPMAX_GLHMC_DBQPMAX_S		0
#define GLHMC_DBQPMAX_GLHMC_DBQPMAX_M		MAKEMASK(0x7FFFF, 0)
#define GLHMC_DBQPPART(_i)			(0x005044C0 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_DBQPPART_MAX_INDEX		7
#define GLHMC_DBQPPART_PMDBQPBASE_S		0
#define GLHMC_DBQPPART_PMDBQPBASE_M		MAKEMASK(0x3FFF, 0)
#define GLHMC_DBQPPART_PMDBQPSIZE_S		16
#define GLHMC_DBQPPART_PMDBQPSIZE_M		MAKEMASK(0x7FFF, 16)
#define GLHMC_FSIAVBASE(_i)			(0x00525600 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_FSIAVBASE_MAX_INDEX		7
#define GLHMC_FSIAVBASE_FPMFSIAVBASE_S		0
#define GLHMC_FSIAVBASE_FPMFSIAVBASE_M		MAKEMASK(0xFFFFFF, 0)
#define GLHMC_FSIAVCNT(_i)			(0x00525700 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_FSIAVCNT_MAX_INDEX		7
#define GLHMC_FSIAVCNT_FPMFSIAVCNT_S		0
#define GLHMC_FSIAVCNT_FPMFSIAVCNT_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_FSIAVMAX				0x00522068 /* Reset Source: CORER */
#define GLHMC_FSIAVMAX_PMFSIAVMAX_S		0
#define GLHMC_FSIAVMAX_PMFSIAVMAX_M		MAKEMASK(0x3FFFF, 0)
#define GLHMC_FSIAVOBJSZ			0x00522064 /* Reset Source: CORER */
#define GLHMC_FSIAVOBJSZ_PMFSIAVOBJSZ_S		0
#define GLHMC_FSIAVOBJSZ_PMFSIAVOBJSZ_M		MAKEMASK(0xF, 0)
#define GLHMC_FSIMCBASE(_i)			(0x00526000 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_FSIMCBASE_MAX_INDEX		7
#define GLHMC_FSIMCBASE_FPMFSIMCBASE_S		0
#define GLHMC_FSIMCBASE_FPMFSIMCBASE_M		MAKEMASK(0xFFFFFF, 0)
#define GLHMC_FSIMCCNT(_i)			(0x00526100 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_FSIMCCNT_MAX_INDEX		7
#define GLHMC_FSIMCCNT_FPMFSIMCSZ_S		0
#define GLHMC_FSIMCCNT_FPMFSIMCSZ_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_FSIMCMAX				0x00522060 /* Reset Source: CORER */
#define GLHMC_FSIMCMAX_PMFSIMCMAX_S		0
#define GLHMC_FSIMCMAX_PMFSIMCMAX_M		MAKEMASK(0x3FFF, 0)
#define GLHMC_FSIMCOBJSZ			0x0052205C /* Reset Source: CORER */
#define GLHMC_FSIMCOBJSZ_PMFSIMCOBJSZ_S		0
#define GLHMC_FSIMCOBJSZ_PMFSIMCOBJSZ_M		MAKEMASK(0xF, 0)
#define GLHMC_FWPDINV				0x0052207C /* Reset Source: CORER */
#define GLHMC_FWPDINV_PMSDIDX_S			0
#define GLHMC_FWPDINV_PMSDIDX_M			MAKEMASK(0xFFF, 0)
#define GLHMC_FWPDINV_PMSDPARTSEL_S		15
#define GLHMC_FWPDINV_PMSDPARTSEL_M		BIT(15)
#define GLHMC_FWPDINV_PMPDIDX_S			16
#define GLHMC_FWPDINV_PMPDIDX_M			MAKEMASK(0x1FF, 16)
#define GLHMC_FWPDINV_FPMAT			0x0010207C /* Reset Source: CORER */
#define GLHMC_FWPDINV_FPMAT_PMSDIDX_S		0
#define GLHMC_FWPDINV_FPMAT_PMSDIDX_M		MAKEMASK(0xFFF, 0)
#define GLHMC_FWPDINV_FPMAT_PMSDPARTSEL_S	15
#define GLHMC_FWPDINV_FPMAT_PMSDPARTSEL_M	BIT(15)
#define GLHMC_FWPDINV_FPMAT_PMPDIDX_S		16
#define GLHMC_FWPDINV_FPMAT_PMPDIDX_M		MAKEMASK(0x1FF, 16)
#define GLHMC_FWSDDATAHIGH			0x00522078 /* Reset Source: CORER */
#define GLHMC_FWSDDATAHIGH_PMSDDATAHIGH_S	0
#define GLHMC_FWSDDATAHIGH_PMSDDATAHIGH_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_FWSDDATAHIGH_FPMAT		0x00102078 /* Reset Source: CORER */
#define GLHMC_FWSDDATAHIGH_FPMAT_PMSDDATAHIGH_S	0
#define GLHMC_FWSDDATAHIGH_FPMAT_PMSDDATAHIGH_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_FWSDDATALOW			0x00522074 /* Reset Source: CORER */
#define GLHMC_FWSDDATALOW_PMSDVALID_S		0
#define GLHMC_FWSDDATALOW_PMSDVALID_M		BIT(0)
#define GLHMC_FWSDDATALOW_PMSDTYPE_S		1
#define GLHMC_FWSDDATALOW_PMSDTYPE_M		BIT(1)
#define GLHMC_FWSDDATALOW_PMSDBPCOUNT_S		2
#define GLHMC_FWSDDATALOW_PMSDBPCOUNT_M		MAKEMASK(0x3FF, 2)
#define GLHMC_FWSDDATALOW_PMSDDATALOW_S		12
#define GLHMC_FWSDDATALOW_PMSDDATALOW_M		MAKEMASK(0xFFFFF, 12)
#define GLHMC_FWSDDATALOW_FPMAT			0x00102074 /* Reset Source: CORER */
#define GLHMC_FWSDDATALOW_FPMAT_PMSDVALID_S	0
#define GLHMC_FWSDDATALOW_FPMAT_PMSDVALID_M	BIT(0)
#define GLHMC_FWSDDATALOW_FPMAT_PMSDTYPE_S	1
#define GLHMC_FWSDDATALOW_FPMAT_PMSDTYPE_M	BIT(1)
#define GLHMC_FWSDDATALOW_FPMAT_PMSDBPCOUNT_S	2
#define GLHMC_FWSDDATALOW_FPMAT_PMSDBPCOUNT_M	MAKEMASK(0x3FF, 2)
#define GLHMC_FWSDDATALOW_FPMAT_PMSDDATALOW_S	12
#define GLHMC_FWSDDATALOW_FPMAT_PMSDDATALOW_M	MAKEMASK(0xFFFFF, 12)
#define GLHMC_PEARPBASE(_i)			(0x00524800 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEARPBASE_MAX_INDEX		7
#define GLHMC_PEARPBASE_FPMPEARPBASE_S		0
#define GLHMC_PEARPBASE_FPMPEARPBASE_M		MAKEMASK(0xFFFFFF, 0)
#define GLHMC_PEARPCNT(_i)			(0x00524900 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEARPCNT_MAX_INDEX		7
#define GLHMC_PEARPCNT_FPMPEARPCNT_S		0
#define GLHMC_PEARPCNT_FPMPEARPCNT_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_PEARPMAX				0x00522038 /* Reset Source: CORER */
#define GLHMC_PEARPMAX_PMPEARPMAX_S		0
#define GLHMC_PEARPMAX_PMPEARPMAX_M		MAKEMASK(0x1FFFF, 0)
#define GLHMC_PEARPOBJSZ			0x00522034 /* Reset Source: CORER */
#define GLHMC_PEARPOBJSZ_PMPEARPOBJSZ_S		0
#define GLHMC_PEARPOBJSZ_PMPEARPOBJSZ_M		MAKEMASK(0x7, 0)
#define GLHMC_PECQBASE(_i)			(0x00524200 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PECQBASE_MAX_INDEX		7
#define GLHMC_PECQBASE_FPMPECQBASE_S		0
#define GLHMC_PECQBASE_FPMPECQBASE_M		MAKEMASK(0xFFFFFF, 0)
#define GLHMC_PECQCNT(_i)			(0x00524300 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PECQCNT_MAX_INDEX			7
#define GLHMC_PECQCNT_FPMPECQCNT_S		0
#define GLHMC_PECQCNT_FPMPECQCNT_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_PECQOBJSZ				0x00522020 /* Reset Source: CORER */
#define GLHMC_PECQOBJSZ_PMPECQOBJSZ_S		0
#define GLHMC_PECQOBJSZ_PMPECQOBJSZ_M		MAKEMASK(0xF, 0)
#define GLHMC_PEHDRBASE(_i)			(0x00526200 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEHDRBASE_MAX_INDEX		7
#define GLHMC_PEHDRBASE_GLHMC_PEHDRBASE_S	0
#define GLHMC_PEHDRBASE_GLHMC_PEHDRBASE_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_PEHDRCNT(_i)			(0x00526300 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEHDRCNT_MAX_INDEX		7
#define GLHMC_PEHDRCNT_GLHMC_PEHDRCNT_S		0
#define GLHMC_PEHDRCNT_GLHMC_PEHDRCNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_PEHDRMAX				0x00522008 /* Reset Source: CORER */
#define GLHMC_PEHDRMAX_PMPEHDRMAX_S		0
#define GLHMC_PEHDRMAX_PMPEHDRMAX_M		MAKEMASK(0x7FFFF, 0)
#define GLHMC_PEHDRMAX_RSVD_S			19
#define GLHMC_PEHDRMAX_RSVD_M			MAKEMASK(0x1FFF, 19)
#define GLHMC_PEHDROBJSZ			0x00522004 /* Reset Source: CORER */
#define GLHMC_PEHDROBJSZ_PMPEHDROBJSZ_S		0
#define GLHMC_PEHDROBJSZ_PMPEHDROBJSZ_M		MAKEMASK(0xF, 0)
#define GLHMC_PEHDROBJSZ_RSVD_S			4
#define GLHMC_PEHDROBJSZ_RSVD_M			MAKEMASK(0xFFFFFFF, 4)
#define GLHMC_PEHTCNT(_i)			(0x00524700 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEHTCNT_MAX_INDEX			7
#define GLHMC_PEHTCNT_FPMPEHTCNT_S		0
#define GLHMC_PEHTCNT_FPMPEHTCNT_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_PEHTCNT_FPMAT(_i)			(0x00104700 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEHTCNT_FPMAT_MAX_INDEX		7
#define GLHMC_PEHTCNT_FPMAT_FPMPEHTCNT_S	0
#define GLHMC_PEHTCNT_FPMAT_FPMPEHTCNT_M	MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_PEHTEBASE(_i)			(0x00524600 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEHTEBASE_MAX_INDEX		7
#define GLHMC_PEHTEBASE_FPMPEHTEBASE_S		0
#define GLHMC_PEHTEBASE_FPMPEHTEBASE_M		MAKEMASK(0xFFFFFF, 0)
#define GLHMC_PEHTEBASE_FPMAT(_i)		(0x00104600 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEHTEBASE_FPMAT_MAX_INDEX		7
#define GLHMC_PEHTEBASE_FPMAT_FPMPEHTEBASE_S	0
#define GLHMC_PEHTEBASE_FPMAT_FPMPEHTEBASE_M	MAKEMASK(0xFFFFFF, 0)
#define GLHMC_PEHTEOBJSZ			0x0052202C /* Reset Source: CORER */
#define GLHMC_PEHTEOBJSZ_PMPEHTEOBJSZ_S		0
#define GLHMC_PEHTEOBJSZ_PMPEHTEOBJSZ_M		MAKEMASK(0xF, 0)
#define GLHMC_PEHTEOBJSZ_FPMAT			0x0010202C /* Reset Source: CORER */
#define GLHMC_PEHTEOBJSZ_FPMAT_PMPEHTEOBJSZ_S	0
#define GLHMC_PEHTEOBJSZ_FPMAT_PMPEHTEOBJSZ_M	MAKEMASK(0xF, 0)
#define GLHMC_PEHTMAX				0x00522030 /* Reset Source: CORER */
#define GLHMC_PEHTMAX_PMPEHTMAX_S		0
#define GLHMC_PEHTMAX_PMPEHTMAX_M		MAKEMASK(0x1FFFFF, 0)
#define GLHMC_PEHTMAX_FPMAT			0x00102030 /* Reset Source: CORER */
#define GLHMC_PEHTMAX_FPMAT_PMPEHTMAX_S		0
#define GLHMC_PEHTMAX_FPMAT_PMPEHTMAX_M		MAKEMASK(0x1FFFFF, 0)
#define GLHMC_PEMDBASE(_i)			(0x00526400 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEMDBASE_MAX_INDEX		7
#define GLHMC_PEMDBASE_GLHMC_PEMDBASE_S		0
#define GLHMC_PEMDBASE_GLHMC_PEMDBASE_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_PEMDCNT(_i)			(0x00526500 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEMDCNT_MAX_INDEX			7
#define GLHMC_PEMDCNT_GLHMC_PEMDCNT_S		0
#define GLHMC_PEMDCNT_GLHMC_PEMDCNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_PEMDMAX				0x00522010 /* Reset Source: CORER */
#define GLHMC_PEMDMAX_PMPEMDMAX_S		0
#define GLHMC_PEMDMAX_PMPEMDMAX_M		MAKEMASK(0xFFFFFF, 0)
#define GLHMC_PEMDMAX_RSVD_S			24
#define GLHMC_PEMDMAX_RSVD_M			MAKEMASK(0xFF, 24)
#define GLHMC_PEMDOBJSZ				0x0052200C /* Reset Source: CORER */
#define GLHMC_PEMDOBJSZ_PMPEMDOBJSZ_S		0
#define GLHMC_PEMDOBJSZ_PMPEMDOBJSZ_M		MAKEMASK(0xF, 0)
#define GLHMC_PEMDOBJSZ_RSVD_S			4
#define GLHMC_PEMDOBJSZ_RSVD_M			MAKEMASK(0xFFFFFFF, 4)
#define GLHMC_PEMRBASE(_i)			(0x00524C00 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEMRBASE_MAX_INDEX		7
#define GLHMC_PEMRBASE_FPMPEMRBASE_S		0
#define GLHMC_PEMRBASE_FPMPEMRBASE_M		MAKEMASK(0xFFFFFF, 0)
#define GLHMC_PEMRCNT(_i)			(0x00524D00 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEMRCNT_MAX_INDEX			7
#define GLHMC_PEMRCNT_FPMPEMRSZ_S		0
#define GLHMC_PEMRCNT_FPMPEMRSZ_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_PEMRMAX				0x00522040 /* Reset Source: CORER */
#define GLHMC_PEMRMAX_PMPEMRMAX_S		0
#define GLHMC_PEMRMAX_PMPEMRMAX_M		MAKEMASK(0x7FFFFF, 0)
#define GLHMC_PEMROBJSZ				0x0052203C /* Reset Source: CORER */
#define GLHMC_PEMROBJSZ_PMPEMROBJSZ_S		0
#define GLHMC_PEMROBJSZ_PMPEMROBJSZ_M		MAKEMASK(0xF, 0)
#define GLHMC_PEOOISCBASE(_i)			(0x00526600 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEOOISCBASE_MAX_INDEX		7
#define GLHMC_PEOOISCBASE_GLHMC_PEOOISCBASE_S	0
#define GLHMC_PEOOISCBASE_GLHMC_PEOOISCBASE_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_PEOOISCCNT(_i)			(0x00526700 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEOOISCCNT_MAX_INDEX		7
#define GLHMC_PEOOISCCNT_GLHMC_PEOOISCCNT_S	0
#define GLHMC_PEOOISCCNT_GLHMC_PEOOISCCNT_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_PEOOISCFFLBASE(_i)		(0x00526C00 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEOOISCFFLBASE_MAX_INDEX		7
#define GLHMC_PEOOISCFFLBASE_GLHMC_PEOOISCFFLBASE_S 0
#define GLHMC_PEOOISCFFLBASE_GLHMC_PEOOISCFFLBASE_M MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_PEOOISCFFLCNT_PMAT(_i)		(0x00526D00 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEOOISCFFLCNT_PMAT_MAX_INDEX	7
#define GLHMC_PEOOISCFFLCNT_PMAT_FPMPEOOISCFLCNT_S 0
#define GLHMC_PEOOISCFFLCNT_PMAT_FPMPEOOISCFLCNT_M MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_PEOOISCFFLMAX			0x005220A4 /* Reset Source: CORER */
#define GLHMC_PEOOISCFFLMAX_PMPEOOISCFFLMAX_S	0
#define GLHMC_PEOOISCFFLMAX_PMPEOOISCFFLMAX_M	MAKEMASK(0x7FFFF, 0)
#define GLHMC_PEOOISCFFLMAX_RSVD_S		19
#define GLHMC_PEOOISCFFLMAX_RSVD_M		MAKEMASK(0x1FFF, 19)
#define GLHMC_PEOOISCMAX			0x00522018 /* Reset Source: CORER */
#define GLHMC_PEOOISCMAX_PMPEOOISCMAX_S		0
#define GLHMC_PEOOISCMAX_PMPEOOISCMAX_M		MAKEMASK(0x7FFFF, 0)
#define GLHMC_PEOOISCMAX_RSVD_S			19
#define GLHMC_PEOOISCMAX_RSVD_M			MAKEMASK(0x1FFF, 19)
#define GLHMC_PEOOISCOBJSZ			0x00522014 /* Reset Source: CORER */
#define GLHMC_PEOOISCOBJSZ_PMPEOOISCOBJSZ_S	0
#define GLHMC_PEOOISCOBJSZ_PMPEOOISCOBJSZ_M	MAKEMASK(0xF, 0)
#define GLHMC_PEOOISCOBJSZ_RSVD_S		4
#define GLHMC_PEOOISCOBJSZ_RSVD_M		MAKEMASK(0xFFFFFFF, 4)
#define GLHMC_PEPBLBASE(_i)			(0x00525800 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEPBLBASE_MAX_INDEX		7
#define GLHMC_PEPBLBASE_FPMPEPBLBASE_S		0
#define GLHMC_PEPBLBASE_FPMPEPBLBASE_M		MAKEMASK(0xFFFFFF, 0)
#define GLHMC_PEPBLCNT(_i)			(0x00525900 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEPBLCNT_MAX_INDEX		7
#define GLHMC_PEPBLCNT_FPMPEPBLCNT_S		0
#define GLHMC_PEPBLCNT_FPMPEPBLCNT_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_PEPBLMAX				0x0052206C /* Reset Source: CORER */
#define GLHMC_PEPBLMAX_PMPEPBLMAX_S		0
#define GLHMC_PEPBLMAX_PMPEPBLMAX_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_PEQ1BASE(_i)			(0x00525200 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEQ1BASE_MAX_INDEX		7
#define GLHMC_PEQ1BASE_FPMPEQ1BASE_S		0
#define GLHMC_PEQ1BASE_FPMPEQ1BASE_M		MAKEMASK(0xFFFFFF, 0)
#define GLHMC_PEQ1CNT(_i)			(0x00525300 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEQ1CNT_MAX_INDEX			7
#define GLHMC_PEQ1CNT_FPMPEQ1CNT_S		0
#define GLHMC_PEQ1CNT_FPMPEQ1CNT_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_PEQ1FLBASE(_i)			(0x00525400 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEQ1FLBASE_MAX_INDEX		7
#define GLHMC_PEQ1FLBASE_FPMPEQ1FLBASE_S	0
#define GLHMC_PEQ1FLBASE_FPMPEQ1FLBASE_M	MAKEMASK(0xFFFFFF, 0)
#define GLHMC_PEQ1FLMAX				0x00522058 /* Reset Source: CORER */
#define GLHMC_PEQ1FLMAX_PMPEQ1FLMAX_S		0
#define GLHMC_PEQ1FLMAX_PMPEQ1FLMAX_M		MAKEMASK(0x3FFFFFF, 0)
#define GLHMC_PEQ1MAX				0x00522054 /* Reset Source: CORER */
#define GLHMC_PEQ1MAX_PMPEQ1MAX_S		0
#define GLHMC_PEQ1MAX_PMPEQ1MAX_M		MAKEMASK(0xFFFFFFF, 0)
#define GLHMC_PEQ1OBJSZ				0x00522050 /* Reset Source: CORER */
#define GLHMC_PEQ1OBJSZ_PMPEQ1OBJSZ_S		0
#define GLHMC_PEQ1OBJSZ_PMPEQ1OBJSZ_M		MAKEMASK(0xF, 0)
#define GLHMC_PEQPBASE(_i)			(0x00524000 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEQPBASE_MAX_INDEX		7
#define GLHMC_PEQPBASE_FPMPEQPBASE_S		0
#define GLHMC_PEQPBASE_FPMPEQPBASE_M		MAKEMASK(0xFFFFFF, 0)
#define GLHMC_PEQPCNT(_i)			(0x00524100 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEQPCNT_MAX_INDEX			7
#define GLHMC_PEQPCNT_FPMPEQPCNT_S		0
#define GLHMC_PEQPCNT_FPMPEQPCNT_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_PEQPOBJSZ				0x0052201C /* Reset Source: CORER */
#define GLHMC_PEQPOBJSZ_PMPEQPOBJSZ_S		0
#define GLHMC_PEQPOBJSZ_PMPEQPOBJSZ_M		MAKEMASK(0xF, 0)
#define GLHMC_PERRFBASE(_i)			(0x00526800 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PERRFBASE_MAX_INDEX		7
#define GLHMC_PERRFBASE_GLHMC_PERRFBASE_S	0
#define GLHMC_PERRFBASE_GLHMC_PERRFBASE_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_PERRFCNT(_i)			(0x00526900 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PERRFCNT_MAX_INDEX		7
#define GLHMC_PERRFCNT_GLHMC_PERRFCNT_S		0
#define GLHMC_PERRFCNT_GLHMC_PERRFCNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_PERRFFLBASE(_i)			(0x00526A00 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PERRFFLBASE_MAX_INDEX		7
#define GLHMC_PERRFFLBASE_GLHMC_PERRFFLBASE_S	0
#define GLHMC_PERRFFLBASE_GLHMC_PERRFFLBASE_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_PERRFFLCNT_PMAT(_i)		(0x00526B00 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PERRFFLCNT_PMAT_MAX_INDEX		7
#define GLHMC_PERRFFLCNT_PMAT_FPMPERRFFLCNT_S	0
#define GLHMC_PERRFFLCNT_PMAT_FPMPERRFFLCNT_M	MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_PERRFFLMAX			0x005220A0 /* Reset Source: CORER */
#define GLHMC_PERRFFLMAX_PMPERRFFLMAX_S		0
#define GLHMC_PERRFFLMAX_PMPERRFFLMAX_M		MAKEMASK(0x3FFFFFF, 0)
#define GLHMC_PERRFFLMAX_RSVD_S			26
#define GLHMC_PERRFFLMAX_RSVD_M			MAKEMASK(0x3F, 26)
#define GLHMC_PERRFMAX				0x0052209C /* Reset Source: CORER */
#define GLHMC_PERRFMAX_PMPERRFMAX_S		0
#define GLHMC_PERRFMAX_PMPERRFMAX_M		MAKEMASK(0xFFFFFFF, 0)
#define GLHMC_PERRFMAX_RSVD_S			28
#define GLHMC_PERRFMAX_RSVD_M			MAKEMASK(0xF, 28)
#define GLHMC_PERRFOBJSZ			0x00522098 /* Reset Source: CORER */
#define GLHMC_PERRFOBJSZ_PMPERRFOBJSZ_S		0
#define GLHMC_PERRFOBJSZ_PMPERRFOBJSZ_M		MAKEMASK(0xF, 0)
#define GLHMC_PERRFOBJSZ_RSVD_S			4
#define GLHMC_PERRFOBJSZ_RSVD_M			MAKEMASK(0xFFFFFFF, 4)
#define GLHMC_PETIMERBASE(_i)			(0x00525A00 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PETIMERBASE_MAX_INDEX		7
#define GLHMC_PETIMERBASE_FPMPETIMERBASE_S	0
#define GLHMC_PETIMERBASE_FPMPETIMERBASE_M	MAKEMASK(0xFFFFFF, 0)
#define GLHMC_PETIMERCNT(_i)			(0x00525B00 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PETIMERCNT_MAX_INDEX		7
#define GLHMC_PETIMERCNT_FPMPETIMERCNT_S	0
#define GLHMC_PETIMERCNT_FPMPETIMERCNT_M	MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_PETIMERMAX			0x00522084 /* Reset Source: CORER */
#define GLHMC_PETIMERMAX_PMPETIMERMAX_S		0
#define GLHMC_PETIMERMAX_PMPETIMERMAX_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_PETIMEROBJSZ			0x00522080 /* Reset Source: CORER */
#define GLHMC_PETIMEROBJSZ_PMPETIMEROBJSZ_S	0
#define GLHMC_PETIMEROBJSZ_PMPETIMEROBJSZ_M	MAKEMASK(0xF, 0)
#define GLHMC_PEXFBASE(_i)			(0x00524E00 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEXFBASE_MAX_INDEX		7
#define GLHMC_PEXFBASE_FPMPEXFBASE_S		0
#define GLHMC_PEXFBASE_FPMPEXFBASE_M		MAKEMASK(0xFFFFFF, 0)
#define GLHMC_PEXFCNT(_i)			(0x00524F00 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEXFCNT_MAX_INDEX			7
#define GLHMC_PEXFCNT_FPMPEXFCNT_S		0
#define GLHMC_PEXFCNT_FPMPEXFCNT_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_PEXFFLBASE(_i)			(0x00525000 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PEXFFLBASE_MAX_INDEX		7
#define GLHMC_PEXFFLBASE_FPMPEXFFLBASE_S	0
#define GLHMC_PEXFFLBASE_FPMPEXFFLBASE_M	MAKEMASK(0xFFFFFF, 0)
#define GLHMC_PEXFFLMAX				0x0052204C /* Reset Source: CORER */
#define GLHMC_PEXFFLMAX_PMPEXFFLMAX_S		0
#define GLHMC_PEXFFLMAX_PMPEXFFLMAX_M		MAKEMASK(0xFFFFFFF, 0)
#define GLHMC_PEXFMAX				0x00522048 /* Reset Source: CORER */
#define GLHMC_PEXFMAX_PMPEXFMAX_S		0
#define GLHMC_PEXFMAX_PMPEXFMAX_M		MAKEMASK(0xFFFFFFF, 0)
#define GLHMC_PEXFOBJSZ				0x00522044 /* Reset Source: CORER */
#define GLHMC_PEXFOBJSZ_PMPEXFOBJSZ_S		0
#define GLHMC_PEXFOBJSZ_PMPEXFOBJSZ_M		MAKEMASK(0xF, 0)
#define GLHMC_PFPESDPART(_i)			(0x00520880 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PFPESDPART_MAX_INDEX		7
#define GLHMC_PFPESDPART_PMSDBASE_S		0
#define GLHMC_PFPESDPART_PMSDBASE_M		MAKEMASK(0xFFF, 0)
#define GLHMC_PFPESDPART_PMSDSIZE_S		16
#define GLHMC_PFPESDPART_PMSDSIZE_M		MAKEMASK(0x1FFF, 16)
#define GLHMC_PFPESDPART_FPMAT(_i)		(0x00100880 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_PFPESDPART_FPMAT_MAX_INDEX	7
#define GLHMC_PFPESDPART_FPMAT_PMSDBASE_S	0
#define GLHMC_PFPESDPART_FPMAT_PMSDBASE_M	MAKEMASK(0xFFF, 0)
#define GLHMC_PFPESDPART_FPMAT_PMSDSIZE_S	16
#define GLHMC_PFPESDPART_FPMAT_PMSDSIZE_M	MAKEMASK(0x1FFF, 16)
#define GLHMC_SDPART(_i)			(0x00520800 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_SDPART_MAX_INDEX			7
#define GLHMC_SDPART_PMSDBASE_S			0
#define GLHMC_SDPART_PMSDBASE_M			MAKEMASK(0xFFF, 0)
#define GLHMC_SDPART_PMSDSIZE_S			16
#define GLHMC_SDPART_PMSDSIZE_M			MAKEMASK(0x1FFF, 16)
#define GLHMC_SDPART_FPMAT(_i)			(0x00100800 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLHMC_SDPART_FPMAT_MAX_INDEX		7
#define GLHMC_SDPART_FPMAT_PMSDBASE_S		0
#define GLHMC_SDPART_FPMAT_PMSDBASE_M		MAKEMASK(0xFFF, 0)
#define GLHMC_SDPART_FPMAT_PMSDSIZE_S		16
#define GLHMC_SDPART_FPMAT_PMSDSIZE_M		MAKEMASK(0x1FFF, 16)
#define GLHMC_VFAPBVTINUSEBASE(_i)		(0x0052CA00 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFAPBVTINUSEBASE_MAX_INDEX	31
#define GLHMC_VFAPBVTINUSEBASE_FPMAPBINUSEBASE_S 0
#define GLHMC_VFAPBVTINUSEBASE_FPMAPBINUSEBASE_M MAKEMASK(0xFFFFFF, 0)
#define GLHMC_VFCEQPART(_i)			(0x00502F00 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFCEQPART_MAX_INDEX		31
#define GLHMC_VFCEQPART_PMCEQBASE_S		0
#define GLHMC_VFCEQPART_PMCEQBASE_M		MAKEMASK(0x3FF, 0)
#define GLHMC_VFCEQPART_PMCEQSIZE_S		16
#define GLHMC_VFCEQPART_PMCEQSIZE_M		MAKEMASK(0x3FF, 16)
#define GLHMC_VFDBCQPART(_i)			(0x00502E00 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFDBCQPART_MAX_INDEX		31
#define GLHMC_VFDBCQPART_PMDBCQBASE_S		0
#define GLHMC_VFDBCQPART_PMDBCQBASE_M		MAKEMASK(0x3FFF, 0)
#define GLHMC_VFDBCQPART_PMDBCQSIZE_S		16
#define GLHMC_VFDBCQPART_PMDBCQSIZE_M		MAKEMASK(0x7FFF, 16)
#define GLHMC_VFDBQPPART(_i)			(0x00504520 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFDBQPPART_MAX_INDEX		31
#define GLHMC_VFDBQPPART_PMDBQPBASE_S		0
#define GLHMC_VFDBQPPART_PMDBQPBASE_M		MAKEMASK(0x3FFF, 0)
#define GLHMC_VFDBQPPART_PMDBQPSIZE_S		16
#define GLHMC_VFDBQPPART_PMDBQPSIZE_M		MAKEMASK(0x7FFF, 16)
#define GLHMC_VFFSIAVBASE(_i)			(0x0052D600 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFFSIAVBASE_MAX_INDEX		31
#define GLHMC_VFFSIAVBASE_FPMFSIAVBASE_S	0
#define GLHMC_VFFSIAVBASE_FPMFSIAVBASE_M	MAKEMASK(0xFFFFFF, 0)
#define GLHMC_VFFSIAVCNT(_i)			(0x0052D700 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFFSIAVCNT_MAX_INDEX		31
#define GLHMC_VFFSIAVCNT_FPMFSIAVCNT_S		0
#define GLHMC_VFFSIAVCNT_FPMFSIAVCNT_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_VFFSIMCBASE(_i)			(0x0052E000 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFFSIMCBASE_MAX_INDEX		31
#define GLHMC_VFFSIMCBASE_FPMFSIMCBASE_S	0
#define GLHMC_VFFSIMCBASE_FPMFSIMCBASE_M	MAKEMASK(0xFFFFFF, 0)
#define GLHMC_VFFSIMCCNT(_i)			(0x0052E100 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFFSIMCCNT_MAX_INDEX		31
#define GLHMC_VFFSIMCCNT_FPMFSIMCSZ_S		0
#define GLHMC_VFFSIMCCNT_FPMFSIMCSZ_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_VFPDINV(_i)			(0x00528300 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPDINV_MAX_INDEX			31
#define GLHMC_VFPDINV_PMSDIDX_S			0
#define GLHMC_VFPDINV_PMSDIDX_M			MAKEMASK(0xFFF, 0)
#define GLHMC_VFPDINV_PMSDPARTSEL_S		15
#define GLHMC_VFPDINV_PMSDPARTSEL_M		BIT(15)
#define GLHMC_VFPDINV_PMPDIDX_S			16
#define GLHMC_VFPDINV_PMPDIDX_M			MAKEMASK(0x1FF, 16)
#define GLHMC_VFPDINV_FPMAT(_i)			(0x00108300 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPDINV_FPMAT_MAX_INDEX		31
#define GLHMC_VFPDINV_FPMAT_PMSDIDX_S		0
#define GLHMC_VFPDINV_FPMAT_PMSDIDX_M		MAKEMASK(0xFFF, 0)
#define GLHMC_VFPDINV_FPMAT_PMSDPARTSEL_S	15
#define GLHMC_VFPDINV_FPMAT_PMSDPARTSEL_M	BIT(15)
#define GLHMC_VFPDINV_FPMAT_PMPDIDX_S		16
#define GLHMC_VFPDINV_FPMAT_PMPDIDX_M		MAKEMASK(0x1FF, 16)
#define GLHMC_VFPEARPBASE(_i)			(0x0052C800 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEARPBASE_MAX_INDEX		31
#define GLHMC_VFPEARPBASE_FPMPEARPBASE_S	0
#define GLHMC_VFPEARPBASE_FPMPEARPBASE_M	MAKEMASK(0xFFFFFF, 0)
#define GLHMC_VFPEARPCNT(_i)			(0x0052C900 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEARPCNT_MAX_INDEX		31
#define GLHMC_VFPEARPCNT_FPMPEARPCNT_S		0
#define GLHMC_VFPEARPCNT_FPMPEARPCNT_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_VFPECQBASE(_i)			(0x0052C200 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPECQBASE_MAX_INDEX		31
#define GLHMC_VFPECQBASE_FPMPECQBASE_S		0
#define GLHMC_VFPECQBASE_FPMPECQBASE_M		MAKEMASK(0xFFFFFF, 0)
#define GLHMC_VFPECQCNT(_i)			(0x0052C300 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPECQCNT_MAX_INDEX		31
#define GLHMC_VFPECQCNT_FPMPECQCNT_S		0
#define GLHMC_VFPECQCNT_FPMPECQCNT_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_VFPEHDRBASE(_i)			(0x0052E200 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEHDRBASE_MAX_INDEX		31
#define GLHMC_VFPEHDRBASE_GLHMC_PEHDRBASE_S	0
#define GLHMC_VFPEHDRBASE_GLHMC_PEHDRBASE_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_VFPEHDRCNT(_i)			(0x0052E300 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEHDRCNT_MAX_INDEX		31
#define GLHMC_VFPEHDRCNT_GLHMC_PEHDRCNT_S	0
#define GLHMC_VFPEHDRCNT_GLHMC_PEHDRCNT_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_VFPEHTCNT(_i)			(0x0052C700 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEHTCNT_MAX_INDEX		31
#define GLHMC_VFPEHTCNT_FPMPEHTCNT_S		0
#define GLHMC_VFPEHTCNT_FPMPEHTCNT_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_VFPEHTCNT_FPMAT(_i)		(0x0010C700 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEHTCNT_FPMAT_MAX_INDEX		31
#define GLHMC_VFPEHTCNT_FPMAT_FPMPEHTCNT_S	0
#define GLHMC_VFPEHTCNT_FPMAT_FPMPEHTCNT_M	MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_VFPEHTEBASE(_i)			(0x0052C600 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEHTEBASE_MAX_INDEX		31
#define GLHMC_VFPEHTEBASE_FPMPEHTEBASE_S	0
#define GLHMC_VFPEHTEBASE_FPMPEHTEBASE_M	MAKEMASK(0xFFFFFF, 0)
#define GLHMC_VFPEHTEBASE_FPMAT(_i)		(0x0010C600 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEHTEBASE_FPMAT_MAX_INDEX	31
#define GLHMC_VFPEHTEBASE_FPMAT_FPMPEHTEBASE_S	0
#define GLHMC_VFPEHTEBASE_FPMAT_FPMPEHTEBASE_M	MAKEMASK(0xFFFFFF, 0)
#define GLHMC_VFPEMDBASE(_i)			(0x0052E400 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEMDBASE_MAX_INDEX		31
#define GLHMC_VFPEMDBASE_GLHMC_PEMDBASE_S	0
#define GLHMC_VFPEMDBASE_GLHMC_PEMDBASE_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_VFPEMDCNT(_i)			(0x0052E500 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEMDCNT_MAX_INDEX		31
#define GLHMC_VFPEMDCNT_GLHMC_PEMDCNT_S		0
#define GLHMC_VFPEMDCNT_GLHMC_PEMDCNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_VFPEMRBASE(_i)			(0x0052CC00 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEMRBASE_MAX_INDEX		31
#define GLHMC_VFPEMRBASE_FPMPEMRBASE_S		0
#define GLHMC_VFPEMRBASE_FPMPEMRBASE_M		MAKEMASK(0xFFFFFF, 0)
#define GLHMC_VFPEMRCNT(_i)			(0x0052CD00 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEMRCNT_MAX_INDEX		31
#define GLHMC_VFPEMRCNT_FPMPEMRSZ_S		0
#define GLHMC_VFPEMRCNT_FPMPEMRSZ_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_VFPEOOISCBASE(_i)			(0x0052E600 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEOOISCBASE_MAX_INDEX		31
#define GLHMC_VFPEOOISCBASE_GLHMC_PEOOISCBASE_S	0
#define GLHMC_VFPEOOISCBASE_GLHMC_PEOOISCBASE_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_VFPEOOISCCNT(_i)			(0x0052E700 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEOOISCCNT_MAX_INDEX		31
#define GLHMC_VFPEOOISCCNT_GLHMC_PEOOISCCNT_S	0
#define GLHMC_VFPEOOISCCNT_GLHMC_PEOOISCCNT_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_VFPEOOISCFFLBASE(_i)		(0x0052EC00 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEOOISCFFLBASE_MAX_INDEX	31
#define GLHMC_VFPEOOISCFFLBASE_GLHMC_PEOOISCFFLBASE_S 0
#define GLHMC_VFPEOOISCFFLBASE_GLHMC_PEOOISCFFLBASE_M MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_VFPEPBLBASE(_i)			(0x0052D800 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEPBLBASE_MAX_INDEX		31
#define GLHMC_VFPEPBLBASE_FPMPEPBLBASE_S	0
#define GLHMC_VFPEPBLBASE_FPMPEPBLBASE_M	MAKEMASK(0xFFFFFF, 0)
#define GLHMC_VFPEPBLCNT(_i)			(0x0052D900 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEPBLCNT_MAX_INDEX		31
#define GLHMC_VFPEPBLCNT_FPMPEPBLCNT_S		0
#define GLHMC_VFPEPBLCNT_FPMPEPBLCNT_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_VFPEQ1BASE(_i)			(0x0052D200 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEQ1BASE_MAX_INDEX		31
#define GLHMC_VFPEQ1BASE_FPMPEQ1BASE_S		0
#define GLHMC_VFPEQ1BASE_FPMPEQ1BASE_M		MAKEMASK(0xFFFFFF, 0)
#define GLHMC_VFPEQ1CNT(_i)			(0x0052D300 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEQ1CNT_MAX_INDEX		31
#define GLHMC_VFPEQ1CNT_FPMPEQ1CNT_S		0
#define GLHMC_VFPEQ1CNT_FPMPEQ1CNT_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_VFPEQ1FLBASE(_i)			(0x0052D400 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEQ1FLBASE_MAX_INDEX		31
#define GLHMC_VFPEQ1FLBASE_FPMPEQ1FLBASE_S	0
#define GLHMC_VFPEQ1FLBASE_FPMPEQ1FLBASE_M	MAKEMASK(0xFFFFFF, 0)
#define GLHMC_VFPEQPBASE(_i)			(0x0052C000 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEQPBASE_MAX_INDEX		31
#define GLHMC_VFPEQPBASE_FPMPEQPBASE_S		0
#define GLHMC_VFPEQPBASE_FPMPEQPBASE_M		MAKEMASK(0xFFFFFF, 0)
#define GLHMC_VFPEQPCNT(_i)			(0x0052C100 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEQPCNT_MAX_INDEX		31
#define GLHMC_VFPEQPCNT_FPMPEQPCNT_S		0
#define GLHMC_VFPEQPCNT_FPMPEQPCNT_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_VFPERRFBASE(_i)			(0x0052E800 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPERRFBASE_MAX_INDEX		31
#define GLHMC_VFPERRFBASE_GLHMC_PERRFBASE_S	0
#define GLHMC_VFPERRFBASE_GLHMC_PERRFBASE_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_VFPERRFCNT(_i)			(0x0052E900 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPERRFCNT_MAX_INDEX		31
#define GLHMC_VFPERRFCNT_GLHMC_PERRFCNT_S	0
#define GLHMC_VFPERRFCNT_GLHMC_PERRFCNT_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_VFPERRFFLBASE(_i)			(0x0052EA00 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPERRFFLBASE_MAX_INDEX		31
#define GLHMC_VFPERRFFLBASE_GLHMC_PERRFFLBASE_S	0
#define GLHMC_VFPERRFFLBASE_GLHMC_PERRFFLBASE_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_VFPETIMERBASE(_i)			(0x0052DA00 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPETIMERBASE_MAX_INDEX		31
#define GLHMC_VFPETIMERBASE_FPMPETIMERBASE_S	0
#define GLHMC_VFPETIMERBASE_FPMPETIMERBASE_M	MAKEMASK(0xFFFFFF, 0)
#define GLHMC_VFPETIMERCNT(_i)			(0x0052DB00 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPETIMERCNT_MAX_INDEX		31
#define GLHMC_VFPETIMERCNT_FPMPETIMERCNT_S	0
#define GLHMC_VFPETIMERCNT_FPMPETIMERCNT_M	MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_VFPEXFBASE(_i)			(0x0052CE00 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEXFBASE_MAX_INDEX		31
#define GLHMC_VFPEXFBASE_FPMPEXFBASE_S		0
#define GLHMC_VFPEXFBASE_FPMPEXFBASE_M		MAKEMASK(0xFFFFFF, 0)
#define GLHMC_VFPEXFCNT(_i)			(0x0052CF00 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEXFCNT_MAX_INDEX		31
#define GLHMC_VFPEXFCNT_FPMPEXFCNT_S		0
#define GLHMC_VFPEXFCNT_FPMPEXFCNT_M		MAKEMASK(0x1FFFFFFF, 0)
#define GLHMC_VFPEXFFLBASE(_i)			(0x0052D000 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFPEXFFLBASE_MAX_INDEX		31
#define GLHMC_VFPEXFFLBASE_FPMPEXFFLBASE_S	0
#define GLHMC_VFPEXFFLBASE_FPMPEXFFLBASE_M	MAKEMASK(0xFFFFFF, 0)
#define GLHMC_VFSDDATAHIGH(_i)			(0x00528200 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFSDDATAHIGH_MAX_INDEX		31
#define GLHMC_VFSDDATAHIGH_PMSDDATAHIGH_S	0
#define GLHMC_VFSDDATAHIGH_PMSDDATAHIGH_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_VFSDDATAHIGH_FPMAT(_i)		(0x00108200 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFSDDATAHIGH_FPMAT_MAX_INDEX	31
#define GLHMC_VFSDDATAHIGH_FPMAT_PMSDDATAHIGH_S	0
#define GLHMC_VFSDDATAHIGH_FPMAT_PMSDDATAHIGH_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLHMC_VFSDDATALOW(_i)			(0x00528100 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFSDDATALOW_MAX_INDEX		31
#define GLHMC_VFSDDATALOW_PMSDVALID_S		0
#define GLHMC_VFSDDATALOW_PMSDVALID_M		BIT(0)
#define GLHMC_VFSDDATALOW_PMSDTYPE_S		1
#define GLHMC_VFSDDATALOW_PMSDTYPE_M		BIT(1)
#define GLHMC_VFSDDATALOW_PMSDBPCOUNT_S		2
#define GLHMC_VFSDDATALOW_PMSDBPCOUNT_M		MAKEMASK(0x3FF, 2)
#define GLHMC_VFSDDATALOW_PMSDDATALOW_S		12
#define GLHMC_VFSDDATALOW_PMSDDATALOW_M		MAKEMASK(0xFFFFF, 12)
#define GLHMC_VFSDDATALOW_FPMAT(_i)		(0x00108100 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFSDDATALOW_FPMAT_MAX_INDEX	31
#define GLHMC_VFSDDATALOW_FPMAT_PMSDVALID_S	0
#define GLHMC_VFSDDATALOW_FPMAT_PMSDVALID_M	BIT(0)
#define GLHMC_VFSDDATALOW_FPMAT_PMSDTYPE_S	1
#define GLHMC_VFSDDATALOW_FPMAT_PMSDTYPE_M	BIT(1)
#define GLHMC_VFSDDATALOW_FPMAT_PMSDBPCOUNT_S	2
#define GLHMC_VFSDDATALOW_FPMAT_PMSDBPCOUNT_M	MAKEMASK(0x3FF, 2)
#define GLHMC_VFSDDATALOW_FPMAT_PMSDDATALOW_S	12
#define GLHMC_VFSDDATALOW_FPMAT_PMSDDATALOW_M	MAKEMASK(0xFFFFF, 12)
#define GLHMC_VFSDPART(_i)			(0x00528800 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFSDPART_MAX_INDEX		31
#define GLHMC_VFSDPART_PMSDBASE_S		0
#define GLHMC_VFSDPART_PMSDBASE_M		MAKEMASK(0xFFF, 0)
#define GLHMC_VFSDPART_PMSDSIZE_S		16
#define GLHMC_VFSDPART_PMSDSIZE_M		MAKEMASK(0x1FFF, 16)
#define GLHMC_VFSDPART_FPMAT(_i)		(0x00108800 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLHMC_VFSDPART_FPMAT_MAX_INDEX		31
#define GLHMC_VFSDPART_FPMAT_PMSDBASE_S		0
#define GLHMC_VFSDPART_FPMAT_PMSDBASE_M		MAKEMASK(0xFFF, 0)
#define GLHMC_VFSDPART_FPMAT_PMSDSIZE_S		16
#define GLHMC_VFSDPART_FPMAT_PMSDSIZE_M		MAKEMASK(0x1FFF, 16)
#define GLMDOC_CACHESIZE			0x0051C06C /* Reset Source: CORER */
#define GLMDOC_CACHESIZE_WORD_SIZE_S		0
#define GLMDOC_CACHESIZE_WORD_SIZE_M		MAKEMASK(0xFF, 0)
#define GLMDOC_CACHESIZE_SETS_S			8
#define GLMDOC_CACHESIZE_SETS_M			MAKEMASK(0xFFF, 8)
#define GLMDOC_CACHESIZE_WAYS_S			20
#define GLMDOC_CACHESIZE_WAYS_M			MAKEMASK(0xF, 20)
#define GLPBLOC0_CACHESIZE			0x00518074 /* Reset Source: CORER */
#define GLPBLOC0_CACHESIZE_WORD_SIZE_S		0
#define GLPBLOC0_CACHESIZE_WORD_SIZE_M		MAKEMASK(0xFF, 0)
#define GLPBLOC0_CACHESIZE_SETS_S		8
#define GLPBLOC0_CACHESIZE_SETS_M		MAKEMASK(0xFFF, 8)
#define GLPBLOC0_CACHESIZE_WAYS_S		20
#define GLPBLOC0_CACHESIZE_WAYS_M		MAKEMASK(0xF, 20)
#define GLPBLOC1_CACHESIZE			0x0051A074 /* Reset Source: CORER */
#define GLPBLOC1_CACHESIZE_WORD_SIZE_S		0
#define GLPBLOC1_CACHESIZE_WORD_SIZE_M		MAKEMASK(0xFF, 0)
#define GLPBLOC1_CACHESIZE_SETS_S		8
#define GLPBLOC1_CACHESIZE_SETS_M		MAKEMASK(0xFFF, 8)
#define GLPBLOC1_CACHESIZE_WAYS_S		20
#define GLPBLOC1_CACHESIZE_WAYS_M		MAKEMASK(0xF, 20)
#define GLPDOC_CACHESIZE			0x00530048 /* Reset Source: CORER */
#define GLPDOC_CACHESIZE_WORD_SIZE_S		0
#define GLPDOC_CACHESIZE_WORD_SIZE_M		MAKEMASK(0xFF, 0)
#define GLPDOC_CACHESIZE_SETS_S			8
#define GLPDOC_CACHESIZE_SETS_M			MAKEMASK(0xFFF, 8)
#define GLPDOC_CACHESIZE_WAYS_S			20
#define GLPDOC_CACHESIZE_WAYS_M			MAKEMASK(0xF, 20)
#define GLPDOC_CACHESIZE_FPMAT			0x00110088 /* Reset Source: CORER */
#define GLPDOC_CACHESIZE_FPMAT_WORD_SIZE_S	0
#define GLPDOC_CACHESIZE_FPMAT_WORD_SIZE_M	MAKEMASK(0xFF, 0)
#define GLPDOC_CACHESIZE_FPMAT_SETS_S		8
#define GLPDOC_CACHESIZE_FPMAT_SETS_M		MAKEMASK(0xFFF, 8)
#define GLPDOC_CACHESIZE_FPMAT_WAYS_S		20
#define GLPDOC_CACHESIZE_FPMAT_WAYS_M		MAKEMASK(0xF, 20)
#define GLPEOC0_CACHESIZE			0x005140A8 /* Reset Source: CORER */
#define GLPEOC0_CACHESIZE_WORD_SIZE_S		0
#define GLPEOC0_CACHESIZE_WORD_SIZE_M		MAKEMASK(0xFF, 0)
#define GLPEOC0_CACHESIZE_SETS_S		8
#define GLPEOC0_CACHESIZE_SETS_M		MAKEMASK(0xFFF, 8)
#define GLPEOC0_CACHESIZE_WAYS_S		20
#define GLPEOC0_CACHESIZE_WAYS_M		MAKEMASK(0xF, 20)
#define GLPEOC1_CACHESIZE			0x005160A8 /* Reset Source: CORER */
#define GLPEOC1_CACHESIZE_WORD_SIZE_S		0
#define GLPEOC1_CACHESIZE_WORD_SIZE_M		MAKEMASK(0xFF, 0)
#define GLPEOC1_CACHESIZE_SETS_S		8
#define GLPEOC1_CACHESIZE_SETS_M		MAKEMASK(0xFFF, 8)
#define GLPEOC1_CACHESIZE_WAYS_S		20
#define GLPEOC1_CACHESIZE_WAYS_M		MAKEMASK(0xF, 20)
#define PFHMC_ERRORDATA				0x00520500 /* Reset Source: PFR */
#define PFHMC_ERRORDATA_HMC_ERROR_DATA_S	0
#define PFHMC_ERRORDATA_HMC_ERROR_DATA_M	MAKEMASK(0x3FFFFFFF, 0)
#define PFHMC_ERRORDATA_FPMAT			0x00100500 /* Reset Source: PFR */
#define PFHMC_ERRORDATA_FPMAT_HMC_ERROR_DATA_S	0
#define PFHMC_ERRORDATA_FPMAT_HMC_ERROR_DATA_M	MAKEMASK(0x3FFFFFFF, 0)
#define PFHMC_ERRORINFO				0x00520400 /* Reset Source: PFR */
#define PFHMC_ERRORINFO_PMF_INDEX_S		0
#define PFHMC_ERRORINFO_PMF_INDEX_M		MAKEMASK(0x1F, 0)
#define PFHMC_ERRORINFO_PMF_ISVF_S		7
#define PFHMC_ERRORINFO_PMF_ISVF_M		BIT(7)
#define PFHMC_ERRORINFO_HMC_ERROR_TYPE_S	8
#define PFHMC_ERRORINFO_HMC_ERROR_TYPE_M	MAKEMASK(0xF, 8)
#define PFHMC_ERRORINFO_HMC_OBJECT_TYPE_S	16
#define PFHMC_ERRORINFO_HMC_OBJECT_TYPE_M	MAKEMASK(0x1F, 16)
#define PFHMC_ERRORINFO_ERROR_DETECTED_S	31
#define PFHMC_ERRORINFO_ERROR_DETECTED_M	BIT(31)
#define PFHMC_ERRORINFO_FPMAT			0x00100400 /* Reset Source: PFR */
#define PFHMC_ERRORINFO_FPMAT_PMF_INDEX_S	0
#define PFHMC_ERRORINFO_FPMAT_PMF_INDEX_M	MAKEMASK(0x1F, 0)
#define PFHMC_ERRORINFO_FPMAT_PMF_ISVF_S	7
#define PFHMC_ERRORINFO_FPMAT_PMF_ISVF_M	BIT(7)
#define PFHMC_ERRORINFO_FPMAT_HMC_ERROR_TYPE_S	8
#define PFHMC_ERRORINFO_FPMAT_HMC_ERROR_TYPE_M	MAKEMASK(0xF, 8)
#define PFHMC_ERRORINFO_FPMAT_HMC_OBJECT_TYPE_S	16
#define PFHMC_ERRORINFO_FPMAT_HMC_OBJECT_TYPE_M	MAKEMASK(0x1F, 16)
#define PFHMC_ERRORINFO_FPMAT_ERROR_DETECTED_S	31
#define PFHMC_ERRORINFO_FPMAT_ERROR_DETECTED_M	BIT(31)
#define PFHMC_PDINV				0x00520300 /* Reset Source: PFR */
#define PFHMC_PDINV_PMSDIDX_S			0
#define PFHMC_PDINV_PMSDIDX_M			MAKEMASK(0xFFF, 0)
#define PFHMC_PDINV_PMSDPARTSEL_S		15
#define PFHMC_PDINV_PMSDPARTSEL_M		BIT(15)
#define PFHMC_PDINV_PMPDIDX_S			16
#define PFHMC_PDINV_PMPDIDX_M			MAKEMASK(0x1FF, 16)
#define PFHMC_PDINV_FPMAT			0x00100300 /* Reset Source: PFR */
#define PFHMC_PDINV_FPMAT_PMSDIDX_S		0
#define PFHMC_PDINV_FPMAT_PMSDIDX_M		MAKEMASK(0xFFF, 0)
#define PFHMC_PDINV_FPMAT_PMSDPARTSEL_S		15
#define PFHMC_PDINV_FPMAT_PMSDPARTSEL_M		BIT(15)
#define PFHMC_PDINV_FPMAT_PMPDIDX_S		16
#define PFHMC_PDINV_FPMAT_PMPDIDX_M		MAKEMASK(0x1FF, 16)
#define PFHMC_SDCMD				0x00520000 /* Reset Source: PFR */
#define PFHMC_SDCMD_PMSDIDX_S			0
#define PFHMC_SDCMD_PMSDIDX_M			MAKEMASK(0xFFF, 0)
#define PFHMC_SDCMD_PMSDPARTSEL_S		15
#define PFHMC_SDCMD_PMSDPARTSEL_M		BIT(15)
#define PFHMC_SDCMD_PMSDWR_S			31
#define PFHMC_SDCMD_PMSDWR_M			BIT(31)
#define PFHMC_SDCMD_FPMAT			0x00100000 /* Reset Source: PFR */
#define PFHMC_SDCMD_FPMAT_PMSDIDX_S		0
#define PFHMC_SDCMD_FPMAT_PMSDIDX_M		MAKEMASK(0xFFF, 0)
#define PFHMC_SDCMD_FPMAT_PMSDPARTSEL_S		15
#define PFHMC_SDCMD_FPMAT_PMSDPARTSEL_M		BIT(15)
#define PFHMC_SDCMD_FPMAT_PMSDWR_S		31
#define PFHMC_SDCMD_FPMAT_PMSDWR_M		BIT(31)
#define PFHMC_SDDATAHIGH			0x00520200 /* Reset Source: PFR */
#define PFHMC_SDDATAHIGH_PMSDDATAHIGH_S		0
#define PFHMC_SDDATAHIGH_PMSDDATAHIGH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PFHMC_SDDATAHIGH_FPMAT			0x00100200 /* Reset Source: PFR */
#define PFHMC_SDDATAHIGH_FPMAT_PMSDDATAHIGH_S	0
#define PFHMC_SDDATAHIGH_FPMAT_PMSDDATAHIGH_M	MAKEMASK(0xFFFFFFFF, 0)
#define PFHMC_SDDATALOW				0x00520100 /* Reset Source: PFR */
#define PFHMC_SDDATALOW_PMSDVALID_S		0
#define PFHMC_SDDATALOW_PMSDVALID_M		BIT(0)
#define PFHMC_SDDATALOW_PMSDTYPE_S		1
#define PFHMC_SDDATALOW_PMSDTYPE_M		BIT(1)
#define PFHMC_SDDATALOW_PMSDBPCOUNT_S		2
#define PFHMC_SDDATALOW_PMSDBPCOUNT_M		MAKEMASK(0x3FF, 2)
#define PFHMC_SDDATALOW_PMSDDATALOW_S		12
#define PFHMC_SDDATALOW_PMSDDATALOW_M		MAKEMASK(0xFFFFF, 12)
#define PFHMC_SDDATALOW_FPMAT			0x00100100 /* Reset Source: PFR */
#define PFHMC_SDDATALOW_FPMAT_PMSDVALID_S	0
#define PFHMC_SDDATALOW_FPMAT_PMSDVALID_M	BIT(0)
#define PFHMC_SDDATALOW_FPMAT_PMSDTYPE_S	1
#define PFHMC_SDDATALOW_FPMAT_PMSDTYPE_M	BIT(1)
#define PFHMC_SDDATALOW_FPMAT_PMSDBPCOUNT_S	2
#define PFHMC_SDDATALOW_FPMAT_PMSDBPCOUNT_M	MAKEMASK(0x3FF, 2)
#define PFHMC_SDDATALOW_FPMAT_PMSDDATALOW_S	12
#define PFHMC_SDDATALOW_FPMAT_PMSDDATALOW_M	MAKEMASK(0xFFFFF, 12)
#define GL_DSI_REPC				0x00294208 /* Reset Source: CORER */
#define GL_DSI_REPC_NO_DESC_CNT_S		0
#define GL_DSI_REPC_NO_DESC_CNT_M		MAKEMASK(0xFFFF, 0)
#define GL_DSI_REPC_ERROR_CNT_S			16
#define GL_DSI_REPC_ERROR_CNT_M			MAKEMASK(0xFFFF, 16)
#define GL_MDCK_TDAT_TCLAN			0x000FC0DC /* Reset Source: CORER */
#define GL_MDCK_TDAT_TCLAN_WRONG_ORDER_FORMAT_DESC_S 0
#define GL_MDCK_TDAT_TCLAN_WRONG_ORDER_FORMAT_DESC_M BIT(0)
#define GL_MDCK_TDAT_TCLAN_UR_S			1
#define GL_MDCK_TDAT_TCLAN_UR_M			BIT(1)
#define GL_MDCK_TDAT_TCLAN_TAIL_DESC_NOT_DDESC_EOP_NOP_S 2
#define GL_MDCK_TDAT_TCLAN_TAIL_DESC_NOT_DDESC_EOP_NOP_M BIT(2)
#define GL_MDCK_TDAT_TCLAN_FALSE_SCHEDULING_S	3
#define GL_MDCK_TDAT_TCLAN_FALSE_SCHEDULING_M	BIT(3)
#define GL_MDCK_TDAT_TCLAN_TAIL_VALUE_BIGGER_THAN_RING_LEN_S 4
#define GL_MDCK_TDAT_TCLAN_TAIL_VALUE_BIGGER_THAN_RING_LEN_M BIT(4)
#define GL_MDCK_TDAT_TCLAN_MORE_THAN_8_DCMDS_IN_PKT_S 5
#define GL_MDCK_TDAT_TCLAN_MORE_THAN_8_DCMDS_IN_PKT_M BIT(5)
#define GL_MDCK_TDAT_TCLAN_NO_HEAD_UPDATE_IN_QUANTA_S 6
#define GL_MDCK_TDAT_TCLAN_NO_HEAD_UPDATE_IN_QUANTA_M BIT(6)
#define GL_MDCK_TDAT_TCLAN_PKT_LEN_NOT_LEGAL_S	7
#define GL_MDCK_TDAT_TCLAN_PKT_LEN_NOT_LEGAL_M	BIT(7)
#define GL_MDCK_TDAT_TCLAN_TSO_TLEN_NOT_COHERENT_WITH_SUM_BUFS_S 8
#define GL_MDCK_TDAT_TCLAN_TSO_TLEN_NOT_COHERENT_WITH_SUM_BUFS_M BIT(8)
#define GL_MDCK_TDAT_TCLAN_TSO_TAIL_REACHED_BEFORE_TLEN_END_S 9
#define GL_MDCK_TDAT_TCLAN_TSO_TAIL_REACHED_BEFORE_TLEN_END_M BIT(9)
#define GL_MDCK_TDAT_TCLAN_TSO_MORE_THAN_3_HDRS_S 10
#define GL_MDCK_TDAT_TCLAN_TSO_MORE_THAN_3_HDRS_M BIT(10)
#define GL_MDCK_TDAT_TCLAN_TSO_SUM_BUFFS_LT_SUM_HDRS_S 11
#define GL_MDCK_TDAT_TCLAN_TSO_SUM_BUFFS_LT_SUM_HDRS_M BIT(11)
#define GL_MDCK_TDAT_TCLAN_TSO_ZERO_MSS_TLEN_HDRS_S 12
#define GL_MDCK_TDAT_TCLAN_TSO_ZERO_MSS_TLEN_HDRS_M BIT(12)
#define GL_MDCK_TDAT_TCLAN_TSO_CTX_DESC_IPSEC_S	13
#define GL_MDCK_TDAT_TCLAN_TSO_CTX_DESC_IPSEC_M	BIT(13)
#define GL_MDCK_TDAT_TCLAN_SSO_COMS_NOT_WHOLE_PKT_NUM_IN_QUANTA_S 14
#define GL_MDCK_TDAT_TCLAN_SSO_COMS_NOT_WHOLE_PKT_NUM_IN_QUANTA_M BIT(14)
#define GL_MDCK_TDAT_TCLAN_COMS_QUANTA_BYTES_EXCEED_PKTLEN_X_64_S 15
#define GL_MDCK_TDAT_TCLAN_COMS_QUANTA_BYTES_EXCEED_PKTLEN_X_64_M BIT(15)
#define GL_MDCK_TDAT_TCLAN_COMS_QUANTA_CMDS_EXCEED_S 16
#define GL_MDCK_TDAT_TCLAN_COMS_QUANTA_CMDS_EXCEED_M BIT(16)
#define GL_MDCK_TDAT_TCLAN_TSO_COMS_TSO_DESCS_LAST_LSO_QUANTA_S 17
#define GL_MDCK_TDAT_TCLAN_TSO_COMS_TSO_DESCS_LAST_LSO_QUANTA_M BIT(17)
#define GL_MDCK_TDAT_TCLAN_TSO_COMS_TSO_DESCS_TLEN_S 18
#define GL_MDCK_TDAT_TCLAN_TSO_COMS_TSO_DESCS_TLEN_M BIT(18)
#define GL_MDCK_TDAT_TCLAN_TSO_COMS_QUANTA_FINISHED_TOO_EARLY_S 19
#define GL_MDCK_TDAT_TCLAN_TSO_COMS_QUANTA_FINISHED_TOO_EARLY_M BIT(19)
#define GL_MDCK_TDAT_TCLAN_COMS_NUM_PKTS_IN_QUANTA_S 20
#define GL_MDCK_TDAT_TCLAN_COMS_NUM_PKTS_IN_QUANTA_M BIT(20)
#define GLCORE_CLKCTL_H				0x000B81E8 /* Reset Source: POR */
#define GLCORE_CLKCTL_H_UPPER_CLK_SRC_H_S	0
#define GLCORE_CLKCTL_H_UPPER_CLK_SRC_H_M	MAKEMASK(0x3, 0)
#define GLCORE_CLKCTL_H_LOWER_CLK_SRC_H_S	2
#define GLCORE_CLKCTL_H_LOWER_CLK_SRC_H_M	MAKEMASK(0x3, 2)
#define GLCORE_CLKCTL_H_PSM_CLK_SRC_H_S		4
#define GLCORE_CLKCTL_H_PSM_CLK_SRC_H_M		MAKEMASK(0x3, 4)
#define GLCORE_CLKCTL_H_RXCTL_CLK_SRC_H_S	6
#define GLCORE_CLKCTL_H_RXCTL_CLK_SRC_H_M	MAKEMASK(0x3, 6)
#define GLCORE_CLKCTL_H_UANA_CLK_SRC_H_S	8
#define GLCORE_CLKCTL_H_UANA_CLK_SRC_H_M	MAKEMASK(0x7, 8)
#define GLCORE_CLKCTL_L				0x000B8254 /* Reset Source: POR */
#define GLCORE_CLKCTL_L_UPPER_CLK_SRC_L_S	0
#define GLCORE_CLKCTL_L_UPPER_CLK_SRC_L_M	MAKEMASK(0x3, 0)
#define GLCORE_CLKCTL_L_LOWER_CLK_SRC_L_S	2
#define GLCORE_CLKCTL_L_LOWER_CLK_SRC_L_M	MAKEMASK(0x3, 2)
#define GLCORE_CLKCTL_L_PSM_CLK_SRC_L_S		4
#define GLCORE_CLKCTL_L_PSM_CLK_SRC_L_M		MAKEMASK(0x3, 4)
#define GLCORE_CLKCTL_L_RXCTL_CLK_SRC_L_S	6
#define GLCORE_CLKCTL_L_RXCTL_CLK_SRC_L_M	MAKEMASK(0x3, 6)
#define GLCORE_CLKCTL_L_UANA_CLK_SRC_L_S	8
#define GLCORE_CLKCTL_L_UANA_CLK_SRC_L_M	MAKEMASK(0x7, 8)
#define GLCORE_CLKCTL_M				0x000B8258 /* Reset Source: POR */
#define GLCORE_CLKCTL_M_UPPER_CLK_SRC_M_S	0
#define GLCORE_CLKCTL_M_UPPER_CLK_SRC_M_M	MAKEMASK(0x3, 0)
#define GLCORE_CLKCTL_M_LOWER_CLK_SRC_M_S	2
#define GLCORE_CLKCTL_M_LOWER_CLK_SRC_M_M	MAKEMASK(0x3, 2)
#define GLCORE_CLKCTL_M_PSM_CLK_SRC_M_S		4
#define GLCORE_CLKCTL_M_PSM_CLK_SRC_M_M		MAKEMASK(0x3, 4)
#define GLCORE_CLKCTL_M_RXCTL_CLK_SRC_M_S	6
#define GLCORE_CLKCTL_M_RXCTL_CLK_SRC_M_M	MAKEMASK(0x3, 6)
#define GLCORE_CLKCTL_M_UANA_CLK_SRC_M_S	8
#define GLCORE_CLKCTL_M_UANA_CLK_SRC_M_M	MAKEMASK(0x7, 8)
#define GLFOC_CACHESIZE				0x000AA074 /* Reset Source: CORER */
#define GLFOC_CACHESIZE_WORD_SIZE_S		0
#define GLFOC_CACHESIZE_WORD_SIZE_M		MAKEMASK(0xFF, 0)
#define GLFOC_CACHESIZE_SETS_S			8
#define GLFOC_CACHESIZE_SETS_M			MAKEMASK(0xFFF, 8)
#define GLFOC_CACHESIZE_WAYS_S			20
#define GLFOC_CACHESIZE_WAYS_M			MAKEMASK(0xF, 20)
#define GLMAC_CLKSTAT				0x000B8210 /* Reset Source: POR */
#define GLMAC_CLKSTAT_P0_CLK_SPEED_S		0
#define GLMAC_CLKSTAT_P0_CLK_SPEED_M		MAKEMASK(0xF, 0)
#define GLMAC_CLKSTAT_P1_CLK_SPEED_S		4
#define GLMAC_CLKSTAT_P1_CLK_SPEED_M		MAKEMASK(0xF, 4)
#define GLMAC_CLKSTAT_P2_CLK_SPEED_S		8
#define GLMAC_CLKSTAT_P2_CLK_SPEED_M		MAKEMASK(0xF, 8)
#define GLMAC_CLKSTAT_P3_CLK_SPEED_S		12
#define GLMAC_CLKSTAT_P3_CLK_SPEED_M		MAKEMASK(0xF, 12)
#define GLMAC_CLKSTAT_P4_CLK_SPEED_S		16
#define GLMAC_CLKSTAT_P4_CLK_SPEED_M		MAKEMASK(0xF, 16)
#define GLMAC_CLKSTAT_P5_CLK_SPEED_S		20
#define GLMAC_CLKSTAT_P5_CLK_SPEED_M		MAKEMASK(0xF, 20)
#define GLMAC_CLKSTAT_P6_CLK_SPEED_S		24
#define GLMAC_CLKSTAT_P6_CLK_SPEED_M		MAKEMASK(0xF, 24)
#define GLMAC_CLKSTAT_P7_CLK_SPEED_S		28
#define GLMAC_CLKSTAT_P7_CLK_SPEED_M		MAKEMASK(0xF, 28)
#define GLTPB_100G_MAC_FC_THRESH		0x00099510 /* Reset Source: CORER */
#define GLTPB_100G_MAC_FC_THRESH_PORT0_FC_THRESH_S 0
#define GLTPB_100G_MAC_FC_THRESH_PORT0_FC_THRESH_M MAKEMASK(0xFFFF, 0)
#define GLTPB_100G_MAC_FC_THRESH_PORT1_FC_THRESH_S 16
#define GLTPB_100G_MAC_FC_THRESH_PORT1_FC_THRESH_M MAKEMASK(0xFFFF, 16)
#define GLTPB_100G_RPB_FC_THRESH		0x0009963C /* Reset Source: CORER */
#define GLTPB_100G_RPB_FC_THRESH_PORT0_FC_THRESH_S 0
#define GLTPB_100G_RPB_FC_THRESH_PORT0_FC_THRESH_M MAKEMASK(0xFFFF, 0)
#define GLTPB_100G_RPB_FC_THRESH_PORT1_FC_THRESH_S 16
#define GLTPB_100G_RPB_FC_THRESH_PORT1_FC_THRESH_M MAKEMASK(0xFFFF, 16)
#define GLTPB_PACING_10G			0x000994E4 /* Reset Source: CORER */
#define GLTPB_PACING_10G_N_S			0
#define GLTPB_PACING_10G_N_M			MAKEMASK(0xFF, 0)
#define GLTPB_PACING_10G_K_S			8
#define GLTPB_PACING_10G_K_M			MAKEMASK(0xFF, 8)
#define GLTPB_PACING_10G_S_S			16
#define GLTPB_PACING_10G_S_M			MAKEMASK(0x1FF, 16)
#define GLTPB_PACING_25G			0x000994E0 /* Reset Source: CORER */
#define GLTPB_PACING_25G_N_S			0
#define GLTPB_PACING_25G_N_M			MAKEMASK(0xFF, 0)
#define GLTPB_PACING_25G_K_S			8
#define GLTPB_PACING_25G_K_M			MAKEMASK(0xFF, 8)
#define GLTPB_PACING_25G_S_S			16
#define GLTPB_PACING_25G_S_M			MAKEMASK(0x1FF, 16)
#define GLTPB_PORT_PACING_SPEED			0x000994E8 /* Reset Source: CORER */
#define GLTPB_PORT_PACING_SPEED_PORT0_SPEED_S	0
#define GLTPB_PORT_PACING_SPEED_PORT0_SPEED_M	BIT(0)
#define GLTPB_PORT_PACING_SPEED_PORT1_SPEED_S	1
#define GLTPB_PORT_PACING_SPEED_PORT1_SPEED_M	BIT(1)
#define GLTPB_PORT_PACING_SPEED_PORT2_SPEED_S	2
#define GLTPB_PORT_PACING_SPEED_PORT2_SPEED_M	BIT(2)
#define GLTPB_PORT_PACING_SPEED_PORT3_SPEED_S	3
#define GLTPB_PORT_PACING_SPEED_PORT3_SPEED_M	BIT(3)
#define GLTPB_PORT_PACING_SPEED_PORT4_SPEED_S	4
#define GLTPB_PORT_PACING_SPEED_PORT4_SPEED_M	BIT(4)
#define GLTPB_PORT_PACING_SPEED_PORT5_SPEED_S	5
#define GLTPB_PORT_PACING_SPEED_PORT5_SPEED_M	BIT(5)
#define GLTPB_PORT_PACING_SPEED_PORT6_SPEED_S	6
#define GLTPB_PORT_PACING_SPEED_PORT6_SPEED_M	BIT(6)
#define GLTPB_PORT_PACING_SPEED_PORT7_SPEED_S	7
#define GLTPB_PORT_PACING_SPEED_PORT7_SPEED_M	BIT(7)
#define TPB_CFG_SCHEDULED_BC_THRESHOLD		0x00099494 /* Reset Source: CORER */
#define TPB_CFG_SCHEDULED_BC_THRESHOLD_THRESHOLD_S 0
#define TPB_CFG_SCHEDULED_BC_THRESHOLD_THRESHOLD_M MAKEMASK(0x7FFF, 0)
#define GL_UFUSE_SOC				0x000A400C /* Reset Source: POR */
#define GL_UFUSE_SOC_PORT_MODE_S		0
#define GL_UFUSE_SOC_PORT_MODE_M		MAKEMASK(0x3, 0)
#define GL_UFUSE_SOC_BANDWIDTH_S		2
#define GL_UFUSE_SOC_BANDWIDTH_M		MAKEMASK(0x3, 2)
#define GL_UFUSE_SOC_PE_DISABLE_S		4
#define GL_UFUSE_SOC_PE_DISABLE_M		BIT(4)
#define GL_UFUSE_SOC_SWITCH_MODE_S		5
#define GL_UFUSE_SOC_SWITCH_MODE_M		BIT(5)
#define GL_UFUSE_SOC_CSR_PROTECTION_ENABLE_S	6
#define GL_UFUSE_SOC_CSR_PROTECTION_ENABLE_M	BIT(6)
#define GL_UFUSE_SOC_SERIAL_50G_S		7
#define GL_UFUSE_SOC_SERIAL_50G_M		BIT(7)
#define GL_UFUSE_SOC_NIC_ID_S			8
#define GL_UFUSE_SOC_NIC_ID_M			BIT(8)
#define GL_UFUSE_SOC_BLOCK_BME_TO_FW_S		9
#define GL_UFUSE_SOC_BLOCK_BME_TO_FW_M		BIT(9)
#define GL_UFUSE_SOC_SOC_TYPE_S			10
#define GL_UFUSE_SOC_SOC_TYPE_M			BIT(10)
#define GL_UFUSE_SOC_BTS_MODE_S			11
#define GL_UFUSE_SOC_BTS_MODE_M			BIT(11)
#define GL_UFUSE_SOC_SPARE_FUSES_S		12
#define GL_UFUSE_SOC_SPARE_FUSES_M		MAKEMASK(0xF, 12)
#define EMPINT_GPIO_ENA				0x000880C0 /* Reset Source: POR */
#define EMPINT_GPIO_ENA_GPIO0_ENA_S		0
#define EMPINT_GPIO_ENA_GPIO0_ENA_M		BIT(0)
#define EMPINT_GPIO_ENA_GPIO1_ENA_S		1
#define EMPINT_GPIO_ENA_GPIO1_ENA_M		BIT(1)
#define EMPINT_GPIO_ENA_GPIO2_ENA_S		2
#define EMPINT_GPIO_ENA_GPIO2_ENA_M		BIT(2)
#define EMPINT_GPIO_ENA_GPIO3_ENA_S		3
#define EMPINT_GPIO_ENA_GPIO3_ENA_M		BIT(3)
#define EMPINT_GPIO_ENA_GPIO4_ENA_S		4
#define EMPINT_GPIO_ENA_GPIO4_ENA_M		BIT(4)
#define EMPINT_GPIO_ENA_GPIO5_ENA_S		5
#define EMPINT_GPIO_ENA_GPIO5_ENA_M		BIT(5)
#define EMPINT_GPIO_ENA_GPIO6_ENA_S		6
#define EMPINT_GPIO_ENA_GPIO6_ENA_M		BIT(6)
#define GLGEN_MAC_LINK_TOPO			0x000B81DC /* Reset Source: GLOBR */
#define GLGEN_MAC_LINK_TOPO_LINK_TOPO_S		0
#define GLGEN_MAC_LINK_TOPO_LINK_TOPO_M		MAKEMASK(0x3, 0)
#define GLINT_CEQCTL(_INT)			(0x0015C000 + ((_INT) * 4)) /* _i=0...2047 */ /* Reset Source: CORER */
#define GLINT_CEQCTL_MAX_INDEX			2047
#define GLINT_CEQCTL_MSIX_INDX_S		0
#define GLINT_CEQCTL_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define GLINT_CEQCTL_ITR_INDX_S			11
#define GLINT_CEQCTL_ITR_INDX_M			MAKEMASK(0x3, 11)
#define GLINT_CEQCTL_CAUSE_ENA_S		30
#define GLINT_CEQCTL_CAUSE_ENA_M		BIT(30)
#define GLINT_CEQCTL_INTEVENT_S			31
#define GLINT_CEQCTL_INTEVENT_M			BIT(31)
#define GLINT_CTL				0x0016CC54 /* Reset Source: CORER */
#define GLINT_CTL_DIS_AUTOMASK_S		0
#define GLINT_CTL_DIS_AUTOMASK_M		BIT(0)
#define GLINT_CTL_RSVD_S			1
#define GLINT_CTL_RSVD_M			MAKEMASK(0x7FFF, 1)
#define GLINT_CTL_ITR_GRAN_200_S		16
#define GLINT_CTL_ITR_GRAN_200_M		MAKEMASK(0xF, 16)
#define GLINT_CTL_ITR_GRAN_100_S		20
#define GLINT_CTL_ITR_GRAN_100_M		MAKEMASK(0xF, 20)
#define GLINT_CTL_ITR_GRAN_50_S			24
#define GLINT_CTL_ITR_GRAN_50_M			MAKEMASK(0xF, 24)
#define GLINT_CTL_ITR_GRAN_25_S			28
#define GLINT_CTL_ITR_GRAN_25_M			MAKEMASK(0xF, 28)
#define GLINT_DYN_CTL(_INT)			(0x00160000 + ((_INT) * 4)) /* _i=0...2047 */ /* Reset Source: CORER */
#define GLINT_DYN_CTL_MAX_INDEX			2047
#define GLINT_DYN_CTL_INTENA_S			0
#define GLINT_DYN_CTL_INTENA_M			BIT(0)
#define GLINT_DYN_CTL_CLEARPBA_S		1
#define GLINT_DYN_CTL_CLEARPBA_M		BIT(1)
#define GLINT_DYN_CTL_SWINT_TRIG_S		2
#define GLINT_DYN_CTL_SWINT_TRIG_M		BIT(2)
#define GLINT_DYN_CTL_ITR_INDX_S		3
#define GLINT_DYN_CTL_ITR_INDX_M		MAKEMASK(0x3, 3)
#define GLINT_DYN_CTL_INTERVAL_S		5
#define GLINT_DYN_CTL_INTERVAL_M		MAKEMASK(0xFFF, 5)
#define GLINT_DYN_CTL_SW_ITR_INDX_ENA_S		24
#define GLINT_DYN_CTL_SW_ITR_INDX_ENA_M		BIT(24)
#define GLINT_DYN_CTL_SW_ITR_INDX_S		25
#define GLINT_DYN_CTL_SW_ITR_INDX_M		MAKEMASK(0x3, 25)
#define GLINT_DYN_CTL_WB_ON_ITR_S		30
#define GLINT_DYN_CTL_WB_ON_ITR_M		BIT(30)
#define GLINT_DYN_CTL_INTENA_MSK_S		31
#define GLINT_DYN_CTL_INTENA_MSK_M		BIT(31)
#define GLINT_FW_TOOL_CTL			0x0016C840 /* Reset Source: CORER */
#define GLINT_FW_TOOL_CTL_MSIX_INDX_S		0
#define GLINT_FW_TOOL_CTL_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define GLINT_FW_TOOL_CTL_ITR_INDX_S		11
#define GLINT_FW_TOOL_CTL_ITR_INDX_M		MAKEMASK(0x3, 11)
#define GLINT_FW_TOOL_CTL_CAUSE_ENA_S		30
#define GLINT_FW_TOOL_CTL_CAUSE_ENA_M		BIT(30)
#define GLINT_FW_TOOL_CTL_INTEVENT_S		31
#define GLINT_FW_TOOL_CTL_INTEVENT_M		BIT(31)
#define GLINT_ITR(_i, _INT)			(0x00154000 + ((_i) * 8192 + (_INT) * 4)) /* _i=0...2, _INT=0...2047 */ /* Reset Source: CORER */
#define GLINT_ITR_MAX_INDEX			2
#define GLINT_ITR_INTERVAL_S			0
#define GLINT_ITR_INTERVAL_M			MAKEMASK(0xFFF, 0)
#define GLINT_RATE(_INT)			(0x0015A000 + ((_INT) * 4)) /* _i=0...2047 */ /* Reset Source: CORER */
#define GLINT_RATE_MAX_INDEX			2047
#define GLINT_RATE_INTERVAL_S			0
#define GLINT_RATE_INTERVAL_M			MAKEMASK(0x3F, 0)
#define GLINT_RATE_INTRL_ENA_S			6
#define GLINT_RATE_INTRL_ENA_M			BIT(6)
#define GLINT_TSYN_PFMSTR(_i)			(0x0016CCC0 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLINT_TSYN_PFMSTR_MAX_INDEX		1
#define GLINT_TSYN_PFMSTR_PF_MASTER_S		0
#define GLINT_TSYN_PFMSTR_PF_MASTER_M		MAKEMASK(0x7, 0)
#define GLINT_TSYN_PHY				0x0016CC50 /* Reset Source: CORER */
#define GLINT_TSYN_PHY_PHY_INDX_S		0
#define GLINT_TSYN_PHY_PHY_INDX_M		MAKEMASK(0x1F, 0)
#define GLINT_VECT2FUNC(_INT)			(0x00162000 + ((_INT) * 4)) /* _i=0...2047 */ /* Reset Source: CORER */
#define GLINT_VECT2FUNC_MAX_INDEX		2047
#define GLINT_VECT2FUNC_VF_NUM_S		0
#define GLINT_VECT2FUNC_VF_NUM_M		MAKEMASK(0xFF, 0)
#define GLINT_VECT2FUNC_PF_NUM_S		12
#define GLINT_VECT2FUNC_PF_NUM_M		MAKEMASK(0x7, 12)
#define GLINT_VECT2FUNC_IS_PF_S			16
#define GLINT_VECT2FUNC_IS_PF_M			BIT(16)
#define PF0INT_FW_HLP_CTL			0x0016C844 /* Reset Source: CORER */
#define PF0INT_FW_HLP_CTL_MSIX_INDX_S		0
#define PF0INT_FW_HLP_CTL_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define PF0INT_FW_HLP_CTL_ITR_INDX_S		11
#define PF0INT_FW_HLP_CTL_ITR_INDX_M		MAKEMASK(0x3, 11)
#define PF0INT_FW_HLP_CTL_CAUSE_ENA_S		30
#define PF0INT_FW_HLP_CTL_CAUSE_ENA_M		BIT(30)
#define PF0INT_FW_HLP_CTL_INTEVENT_S		31
#define PF0INT_FW_HLP_CTL_INTEVENT_M		BIT(31)
#define PF0INT_FW_PSM_CTL			0x0016C848 /* Reset Source: CORER */
#define PF0INT_FW_PSM_CTL_MSIX_INDX_S		0
#define PF0INT_FW_PSM_CTL_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define PF0INT_FW_PSM_CTL_ITR_INDX_S		11
#define PF0INT_FW_PSM_CTL_ITR_INDX_M		MAKEMASK(0x3, 11)
#define PF0INT_FW_PSM_CTL_CAUSE_ENA_S		30
#define PF0INT_FW_PSM_CTL_CAUSE_ENA_M		BIT(30)
#define PF0INT_FW_PSM_CTL_INTEVENT_S		31
#define PF0INT_FW_PSM_CTL_INTEVENT_M		BIT(31)
#define PF0INT_MBX_CPM_CTL			0x0016B2C0 /* Reset Source: CORER */
#define PF0INT_MBX_CPM_CTL_MSIX_INDX_S		0
#define PF0INT_MBX_CPM_CTL_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define PF0INT_MBX_CPM_CTL_ITR_INDX_S		11
#define PF0INT_MBX_CPM_CTL_ITR_INDX_M		MAKEMASK(0x3, 11)
#define PF0INT_MBX_CPM_CTL_CAUSE_ENA_S		30
#define PF0INT_MBX_CPM_CTL_CAUSE_ENA_M		BIT(30)
#define PF0INT_MBX_CPM_CTL_INTEVENT_S		31
#define PF0INT_MBX_CPM_CTL_INTEVENT_M		BIT(31)
#define PF0INT_MBX_HLP_CTL			0x0016B2C4 /* Reset Source: CORER */
#define PF0INT_MBX_HLP_CTL_MSIX_INDX_S		0
#define PF0INT_MBX_HLP_CTL_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define PF0INT_MBX_HLP_CTL_ITR_INDX_S		11
#define PF0INT_MBX_HLP_CTL_ITR_INDX_M		MAKEMASK(0x3, 11)
#define PF0INT_MBX_HLP_CTL_CAUSE_ENA_S		30
#define PF0INT_MBX_HLP_CTL_CAUSE_ENA_M		BIT(30)
#define PF0INT_MBX_HLP_CTL_INTEVENT_S		31
#define PF0INT_MBX_HLP_CTL_INTEVENT_M		BIT(31)
#define PF0INT_MBX_PSM_CTL			0x0016B2C8 /* Reset Source: CORER */
#define PF0INT_MBX_PSM_CTL_MSIX_INDX_S		0
#define PF0INT_MBX_PSM_CTL_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define PF0INT_MBX_PSM_CTL_ITR_INDX_S		11
#define PF0INT_MBX_PSM_CTL_ITR_INDX_M		MAKEMASK(0x3, 11)
#define PF0INT_MBX_PSM_CTL_CAUSE_ENA_S		30
#define PF0INT_MBX_PSM_CTL_CAUSE_ENA_M		BIT(30)
#define PF0INT_MBX_PSM_CTL_INTEVENT_S		31
#define PF0INT_MBX_PSM_CTL_INTEVENT_M		BIT(31)
#define PF0INT_OICR_CPM				0x0016CC40 /* Reset Source: CORER */
#define PF0INT_OICR_CPM_INTEVENT_S		0
#define PF0INT_OICR_CPM_INTEVENT_M		BIT(0)
#define PF0INT_OICR_CPM_QUEUE_S			1
#define PF0INT_OICR_CPM_QUEUE_M			BIT(1)
#define PF0INT_OICR_CPM_RSV1_S			2
#define PF0INT_OICR_CPM_RSV1_M			MAKEMASK(0xFF, 2)
#define PF0INT_OICR_CPM_HH_COMP_S		10
#define PF0INT_OICR_CPM_HH_COMP_M		BIT(10)
#define PF0INT_OICR_CPM_TSYN_TX_S		11
#define PF0INT_OICR_CPM_TSYN_TX_M		BIT(11)
#define PF0INT_OICR_CPM_TSYN_EVNT_S		12
#define PF0INT_OICR_CPM_TSYN_EVNT_M		BIT(12)
#define PF0INT_OICR_CPM_TSYN_TGT_S		13
#define PF0INT_OICR_CPM_TSYN_TGT_M		BIT(13)
#define PF0INT_OICR_CPM_HLP_RDY_S		14
#define PF0INT_OICR_CPM_HLP_RDY_M		BIT(14)
#define PF0INT_OICR_CPM_CPM_RDY_S		15
#define PF0INT_OICR_CPM_CPM_RDY_M		BIT(15)
#define PF0INT_OICR_CPM_ECC_ERR_S		16
#define PF0INT_OICR_CPM_ECC_ERR_M		BIT(16)
#define PF0INT_OICR_CPM_RSV2_S			17
#define PF0INT_OICR_CPM_RSV2_M			MAKEMASK(0x3, 17)
#define PF0INT_OICR_CPM_MAL_DETECT_S		19
#define PF0INT_OICR_CPM_MAL_DETECT_M		BIT(19)
#define PF0INT_OICR_CPM_GRST_S			20
#define PF0INT_OICR_CPM_GRST_M			BIT(20)
#define PF0INT_OICR_CPM_PCI_EXCEPTION_S		21
#define PF0INT_OICR_CPM_PCI_EXCEPTION_M		BIT(21)
#define PF0INT_OICR_CPM_GPIO_S			22
#define PF0INT_OICR_CPM_GPIO_M			BIT(22)
#define PF0INT_OICR_CPM_RSV3_S			23
#define PF0INT_OICR_CPM_RSV3_M			BIT(23)
#define PF0INT_OICR_CPM_STORM_DETECT_S		24
#define PF0INT_OICR_CPM_STORM_DETECT_M		BIT(24)
#define PF0INT_OICR_CPM_LINK_STAT_CHANGE_S	25
#define PF0INT_OICR_CPM_LINK_STAT_CHANGE_M	BIT(25)
#define PF0INT_OICR_CPM_HMC_ERR_S		26
#define PF0INT_OICR_CPM_HMC_ERR_M		BIT(26)
#define PF0INT_OICR_CPM_PE_PUSH_S		27
#define PF0INT_OICR_CPM_PE_PUSH_M		BIT(27)
#define PF0INT_OICR_CPM_PE_CRITERR_S		28
#define PF0INT_OICR_CPM_PE_CRITERR_M		BIT(28)
#define PF0INT_OICR_CPM_VFLR_S			29
#define PF0INT_OICR_CPM_VFLR_M			BIT(29)
#define PF0INT_OICR_CPM_XLR_HW_DONE_S		30
#define PF0INT_OICR_CPM_XLR_HW_DONE_M		BIT(30)
#define PF0INT_OICR_CPM_SWINT_S			31
#define PF0INT_OICR_CPM_SWINT_M			BIT(31)
#define PF0INT_OICR_CTL_CPM			0x0016CC48 /* Reset Source: CORER */
#define PF0INT_OICR_CTL_CPM_MSIX_INDX_S		0
#define PF0INT_OICR_CTL_CPM_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define PF0INT_OICR_CTL_CPM_ITR_INDX_S		11
#define PF0INT_OICR_CTL_CPM_ITR_INDX_M		MAKEMASK(0x3, 11)
#define PF0INT_OICR_CTL_CPM_CAUSE_ENA_S		30
#define PF0INT_OICR_CTL_CPM_CAUSE_ENA_M		BIT(30)
#define PF0INT_OICR_CTL_CPM_INTEVENT_S		31
#define PF0INT_OICR_CTL_CPM_INTEVENT_M		BIT(31)
#define PF0INT_OICR_CTL_HLP			0x0016CC5C /* Reset Source: CORER */
#define PF0INT_OICR_CTL_HLP_MSIX_INDX_S		0
#define PF0INT_OICR_CTL_HLP_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define PF0INT_OICR_CTL_HLP_ITR_INDX_S		11
#define PF0INT_OICR_CTL_HLP_ITR_INDX_M		MAKEMASK(0x3, 11)
#define PF0INT_OICR_CTL_HLP_CAUSE_ENA_S		30
#define PF0INT_OICR_CTL_HLP_CAUSE_ENA_M		BIT(30)
#define PF0INT_OICR_CTL_HLP_INTEVENT_S		31
#define PF0INT_OICR_CTL_HLP_INTEVENT_M		BIT(31)
#define PF0INT_OICR_CTL_PSM			0x0016CC64 /* Reset Source: CORER */
#define PF0INT_OICR_CTL_PSM_MSIX_INDX_S		0
#define PF0INT_OICR_CTL_PSM_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define PF0INT_OICR_CTL_PSM_ITR_INDX_S		11
#define PF0INT_OICR_CTL_PSM_ITR_INDX_M		MAKEMASK(0x3, 11)
#define PF0INT_OICR_CTL_PSM_CAUSE_ENA_S		30
#define PF0INT_OICR_CTL_PSM_CAUSE_ENA_M		BIT(30)
#define PF0INT_OICR_CTL_PSM_INTEVENT_S		31
#define PF0INT_OICR_CTL_PSM_INTEVENT_M		BIT(31)
#define PF0INT_OICR_ENA_CPM			0x0016CC60 /* Reset Source: CORER */
#define PF0INT_OICR_ENA_CPM_RSV0_S		0
#define PF0INT_OICR_ENA_CPM_RSV0_M		BIT(0)
#define PF0INT_OICR_ENA_CPM_INT_ENA_S		1
#define PF0INT_OICR_ENA_CPM_INT_ENA_M		MAKEMASK(0x7FFFFFFF, 1)
#define PF0INT_OICR_ENA_HLP			0x0016CC4C /* Reset Source: CORER */
#define PF0INT_OICR_ENA_HLP_RSV0_S		0
#define PF0INT_OICR_ENA_HLP_RSV0_M		BIT(0)
#define PF0INT_OICR_ENA_HLP_INT_ENA_S		1
#define PF0INT_OICR_ENA_HLP_INT_ENA_M		MAKEMASK(0x7FFFFFFF, 1)
#define PF0INT_OICR_ENA_PSM			0x0016CC58 /* Reset Source: CORER */
#define PF0INT_OICR_ENA_PSM_RSV0_S		0
#define PF0INT_OICR_ENA_PSM_RSV0_M		BIT(0)
#define PF0INT_OICR_ENA_PSM_INT_ENA_S		1
#define PF0INT_OICR_ENA_PSM_INT_ENA_M		MAKEMASK(0x7FFFFFFF, 1)
#define PF0INT_OICR_HLP				0x0016CC68 /* Reset Source: CORER */
#define PF0INT_OICR_HLP_INTEVENT_S		0
#define PF0INT_OICR_HLP_INTEVENT_M		BIT(0)
#define PF0INT_OICR_HLP_QUEUE_S			1
#define PF0INT_OICR_HLP_QUEUE_M			BIT(1)
#define PF0INT_OICR_HLP_RSV1_S			2
#define PF0INT_OICR_HLP_RSV1_M			MAKEMASK(0xFF, 2)
#define PF0INT_OICR_HLP_HH_COMP_S		10
#define PF0INT_OICR_HLP_HH_COMP_M		BIT(10)
#define PF0INT_OICR_HLP_TSYN_TX_S		11
#define PF0INT_OICR_HLP_TSYN_TX_M		BIT(11)
#define PF0INT_OICR_HLP_TSYN_EVNT_S		12
#define PF0INT_OICR_HLP_TSYN_EVNT_M		BIT(12)
#define PF0INT_OICR_HLP_TSYN_TGT_S		13
#define PF0INT_OICR_HLP_TSYN_TGT_M		BIT(13)
#define PF0INT_OICR_HLP_HLP_RDY_S		14
#define PF0INT_OICR_HLP_HLP_RDY_M		BIT(14)
#define PF0INT_OICR_HLP_CPM_RDY_S		15
#define PF0INT_OICR_HLP_CPM_RDY_M		BIT(15)
#define PF0INT_OICR_HLP_ECC_ERR_S		16
#define PF0INT_OICR_HLP_ECC_ERR_M		BIT(16)
#define PF0INT_OICR_HLP_RSV2_S			17
#define PF0INT_OICR_HLP_RSV2_M			MAKEMASK(0x3, 17)
#define PF0INT_OICR_HLP_MAL_DETECT_S		19
#define PF0INT_OICR_HLP_MAL_DETECT_M		BIT(19)
#define PF0INT_OICR_HLP_GRST_S			20
#define PF0INT_OICR_HLP_GRST_M			BIT(20)
#define PF0INT_OICR_HLP_PCI_EXCEPTION_S		21
#define PF0INT_OICR_HLP_PCI_EXCEPTION_M		BIT(21)
#define PF0INT_OICR_HLP_GPIO_S			22
#define PF0INT_OICR_HLP_GPIO_M			BIT(22)
#define PF0INT_OICR_HLP_RSV3_S			23
#define PF0INT_OICR_HLP_RSV3_M			BIT(23)
#define PF0INT_OICR_HLP_STORM_DETECT_S		24
#define PF0INT_OICR_HLP_STORM_DETECT_M		BIT(24)
#define PF0INT_OICR_HLP_LINK_STAT_CHANGE_S	25
#define PF0INT_OICR_HLP_LINK_STAT_CHANGE_M	BIT(25)
#define PF0INT_OICR_HLP_HMC_ERR_S		26
#define PF0INT_OICR_HLP_HMC_ERR_M		BIT(26)
#define PF0INT_OICR_HLP_PE_PUSH_S		27
#define PF0INT_OICR_HLP_PE_PUSH_M		BIT(27)
#define PF0INT_OICR_HLP_PE_CRITERR_S		28
#define PF0INT_OICR_HLP_PE_CRITERR_M		BIT(28)
#define PF0INT_OICR_HLP_VFLR_S			29
#define PF0INT_OICR_HLP_VFLR_M			BIT(29)
#define PF0INT_OICR_HLP_XLR_HW_DONE_S		30
#define PF0INT_OICR_HLP_XLR_HW_DONE_M		BIT(30)
#define PF0INT_OICR_HLP_SWINT_S			31
#define PF0INT_OICR_HLP_SWINT_M			BIT(31)
#define PF0INT_OICR_PSM				0x0016CC44 /* Reset Source: CORER */
#define PF0INT_OICR_PSM_INTEVENT_S		0
#define PF0INT_OICR_PSM_INTEVENT_M		BIT(0)
#define PF0INT_OICR_PSM_QUEUE_S			1
#define PF0INT_OICR_PSM_QUEUE_M			BIT(1)
#define PF0INT_OICR_PSM_RSV1_S			2
#define PF0INT_OICR_PSM_RSV1_M			MAKEMASK(0xFF, 2)
#define PF0INT_OICR_PSM_HH_COMP_S		10
#define PF0INT_OICR_PSM_HH_COMP_M		BIT(10)
#define PF0INT_OICR_PSM_TSYN_TX_S		11
#define PF0INT_OICR_PSM_TSYN_TX_M		BIT(11)
#define PF0INT_OICR_PSM_TSYN_EVNT_S		12
#define PF0INT_OICR_PSM_TSYN_EVNT_M		BIT(12)
#define PF0INT_OICR_PSM_TSYN_TGT_S		13
#define PF0INT_OICR_PSM_TSYN_TGT_M		BIT(13)
#define PF0INT_OICR_PSM_HLP_RDY_S		14
#define PF0INT_OICR_PSM_HLP_RDY_M		BIT(14)
#define PF0INT_OICR_PSM_CPM_RDY_S		15
#define PF0INT_OICR_PSM_CPM_RDY_M		BIT(15)
#define PF0INT_OICR_PSM_ECC_ERR_S		16
#define PF0INT_OICR_PSM_ECC_ERR_M		BIT(16)
#define PF0INT_OICR_PSM_RSV2_S			17
#define PF0INT_OICR_PSM_RSV2_M			MAKEMASK(0x3, 17)
#define PF0INT_OICR_PSM_MAL_DETECT_S		19
#define PF0INT_OICR_PSM_MAL_DETECT_M		BIT(19)
#define PF0INT_OICR_PSM_GRST_S			20
#define PF0INT_OICR_PSM_GRST_M			BIT(20)
#define PF0INT_OICR_PSM_PCI_EXCEPTION_S		21
#define PF0INT_OICR_PSM_PCI_EXCEPTION_M		BIT(21)
#define PF0INT_OICR_PSM_GPIO_S			22
#define PF0INT_OICR_PSM_GPIO_M			BIT(22)
#define PF0INT_OICR_PSM_RSV3_S			23
#define PF0INT_OICR_PSM_RSV3_M			BIT(23)
#define PF0INT_OICR_PSM_STORM_DETECT_S		24
#define PF0INT_OICR_PSM_STORM_DETECT_M		BIT(24)
#define PF0INT_OICR_PSM_LINK_STAT_CHANGE_S	25
#define PF0INT_OICR_PSM_LINK_STAT_CHANGE_M	BIT(25)
#define PF0INT_OICR_PSM_HMC_ERR_S		26
#define PF0INT_OICR_PSM_HMC_ERR_M		BIT(26)
#define PF0INT_OICR_PSM_PE_PUSH_S		27
#define PF0INT_OICR_PSM_PE_PUSH_M		BIT(27)
#define PF0INT_OICR_PSM_PE_CRITERR_S		28
#define PF0INT_OICR_PSM_PE_CRITERR_M		BIT(28)
#define PF0INT_OICR_PSM_VFLR_S			29
#define PF0INT_OICR_PSM_VFLR_M			BIT(29)
#define PF0INT_OICR_PSM_XLR_HW_DONE_S		30
#define PF0INT_OICR_PSM_XLR_HW_DONE_M		BIT(30)
#define PF0INT_OICR_PSM_SWINT_S			31
#define PF0INT_OICR_PSM_SWINT_M			BIT(31)
#define PF0INT_SB_CPM_CTL			0x0016B2CC /* Reset Source: CORER */
#define PF0INT_SB_CPM_CTL_MSIX_INDX_S		0
#define PF0INT_SB_CPM_CTL_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define PF0INT_SB_CPM_CTL_ITR_INDX_S		11
#define PF0INT_SB_CPM_CTL_ITR_INDX_M		MAKEMASK(0x3, 11)
#define PF0INT_SB_CPM_CTL_CAUSE_ENA_S		30
#define PF0INT_SB_CPM_CTL_CAUSE_ENA_M		BIT(30)
#define PF0INT_SB_CPM_CTL_INTEVENT_S		31
#define PF0INT_SB_CPM_CTL_INTEVENT_M		BIT(31)
#define PF0INT_SB_HLP_CTL			0x0016B640 /* Reset Source: CORER */
#define PF0INT_SB_HLP_CTL_MSIX_INDX_S		0
#define PF0INT_SB_HLP_CTL_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define PF0INT_SB_HLP_CTL_ITR_INDX_S		11
#define PF0INT_SB_HLP_CTL_ITR_INDX_M		MAKEMASK(0x3, 11)
#define PF0INT_SB_HLP_CTL_CAUSE_ENA_S		30
#define PF0INT_SB_HLP_CTL_CAUSE_ENA_M		BIT(30)
#define PF0INT_SB_HLP_CTL_INTEVENT_S		31
#define PF0INT_SB_HLP_CTL_INTEVENT_M		BIT(31)
#define PFINT_AEQCTL				0x0016CB00 /* Reset Source: CORER */
#define PFINT_AEQCTL_MSIX_INDX_S		0
#define PFINT_AEQCTL_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define PFINT_AEQCTL_ITR_INDX_S			11
#define PFINT_AEQCTL_ITR_INDX_M			MAKEMASK(0x3, 11)
#define PFINT_AEQCTL_CAUSE_ENA_S		30
#define PFINT_AEQCTL_CAUSE_ENA_M		BIT(30)
#define PFINT_AEQCTL_INTEVENT_S			31
#define PFINT_AEQCTL_INTEVENT_M			BIT(31)
#define PFINT_ALLOC				0x001D2600 /* Reset Source: CORER */
#define PFINT_ALLOC_FIRST_S			0
#define PFINT_ALLOC_FIRST_M			MAKEMASK(0x7FF, 0)
#define PFINT_ALLOC_LAST_S			12
#define PFINT_ALLOC_LAST_M			MAKEMASK(0x7FF, 12)
#define PFINT_ALLOC_VALID_S			31
#define PFINT_ALLOC_VALID_M			BIT(31)
#define PFINT_ALLOC_PCI				0x0009D800 /* Reset Source: PCIR */
#define PFINT_ALLOC_PCI_FIRST_S			0
#define PFINT_ALLOC_PCI_FIRST_M			MAKEMASK(0x7FF, 0)
#define PFINT_ALLOC_PCI_LAST_S			12
#define PFINT_ALLOC_PCI_LAST_M			MAKEMASK(0x7FF, 12)
#define PFINT_ALLOC_PCI_VALID_S			31
#define PFINT_ALLOC_PCI_VALID_M			BIT(31)
#define PFINT_FW_CTL				0x0016C800 /* Reset Source: CORER */
#define PFINT_FW_CTL_MSIX_INDX_S		0
#define PFINT_FW_CTL_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define PFINT_FW_CTL_ITR_INDX_S			11
#define PFINT_FW_CTL_ITR_INDX_M			MAKEMASK(0x3, 11)
#define PFINT_FW_CTL_CAUSE_ENA_S		30
#define PFINT_FW_CTL_CAUSE_ENA_M		BIT(30)
#define PFINT_FW_CTL_INTEVENT_S			31
#define PFINT_FW_CTL_INTEVENT_M			BIT(31)
#define PFINT_GPIO_ENA				0x00088080 /* Reset Source: CORER */
#define PFINT_GPIO_ENA_GPIO0_ENA_S		0
#define PFINT_GPIO_ENA_GPIO0_ENA_M		BIT(0)
#define PFINT_GPIO_ENA_GPIO1_ENA_S		1
#define PFINT_GPIO_ENA_GPIO1_ENA_M		BIT(1)
#define PFINT_GPIO_ENA_GPIO2_ENA_S		2
#define PFINT_GPIO_ENA_GPIO2_ENA_M		BIT(2)
#define PFINT_GPIO_ENA_GPIO3_ENA_S		3
#define PFINT_GPIO_ENA_GPIO3_ENA_M		BIT(3)
#define PFINT_GPIO_ENA_GPIO4_ENA_S		4
#define PFINT_GPIO_ENA_GPIO4_ENA_M		BIT(4)
#define PFINT_GPIO_ENA_GPIO5_ENA_S		5
#define PFINT_GPIO_ENA_GPIO5_ENA_M		BIT(5)
#define PFINT_GPIO_ENA_GPIO6_ENA_S		6
#define PFINT_GPIO_ENA_GPIO6_ENA_M		BIT(6)
#define PFINT_MBX_CTL				0x0016B280 /* Reset Source: CORER */
#define PFINT_MBX_CTL_MSIX_INDX_S		0
#define PFINT_MBX_CTL_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define PFINT_MBX_CTL_ITR_INDX_S		11
#define PFINT_MBX_CTL_ITR_INDX_M		MAKEMASK(0x3, 11)
#define PFINT_MBX_CTL_CAUSE_ENA_S		30
#define PFINT_MBX_CTL_CAUSE_ENA_M		BIT(30)
#define PFINT_MBX_CTL_INTEVENT_S		31
#define PFINT_MBX_CTL_INTEVENT_M		BIT(31)
#define PFINT_OICR				0x0016CA00 /* Reset Source: CORER */
#define PFINT_OICR_INTEVENT_S			0
#define PFINT_OICR_INTEVENT_M			BIT(0)
#define PFINT_OICR_QUEUE_S			1
#define PFINT_OICR_QUEUE_M			BIT(1)
#define PFINT_OICR_RSV1_S			2
#define PFINT_OICR_RSV1_M			MAKEMASK(0xFF, 2)
#define PFINT_OICR_HH_COMP_S			10
#define PFINT_OICR_HH_COMP_M			BIT(10)
#define PFINT_OICR_TSYN_TX_S			11
#define PFINT_OICR_TSYN_TX_M			BIT(11)
#define PFINT_OICR_TSYN_EVNT_S			12
#define PFINT_OICR_TSYN_EVNT_M			BIT(12)
#define PFINT_OICR_TSYN_TGT_S			13
#define PFINT_OICR_TSYN_TGT_M			BIT(13)
#define PFINT_OICR_HLP_RDY_S			14
#define PFINT_OICR_HLP_RDY_M			BIT(14)
#define PFINT_OICR_CPM_RDY_S			15
#define PFINT_OICR_CPM_RDY_M			BIT(15)
#define PFINT_OICR_ECC_ERR_S			16
#define PFINT_OICR_ECC_ERR_M			BIT(16)
#define PFINT_OICR_RSV2_S			17
#define PFINT_OICR_RSV2_M			MAKEMASK(0x3, 17)
#define PFINT_OICR_MAL_DETECT_S			19
#define PFINT_OICR_MAL_DETECT_M			BIT(19)
#define PFINT_OICR_GRST_S			20
#define PFINT_OICR_GRST_M			BIT(20)
#define PFINT_OICR_PCI_EXCEPTION_S		21
#define PFINT_OICR_PCI_EXCEPTION_M		BIT(21)
#define PFINT_OICR_GPIO_S			22
#define PFINT_OICR_GPIO_M			BIT(22)
#define PFINT_OICR_RSV3_S			23
#define PFINT_OICR_RSV3_M			BIT(23)
#define PFINT_OICR_STORM_DETECT_S		24
#define PFINT_OICR_STORM_DETECT_M		BIT(24)
#define PFINT_OICR_LINK_STAT_CHANGE_S		25
#define PFINT_OICR_LINK_STAT_CHANGE_M		BIT(25)
#define PFINT_OICR_HMC_ERR_S			26
#define PFINT_OICR_HMC_ERR_M			BIT(26)
#define PFINT_OICR_PE_PUSH_S			27
#define PFINT_OICR_PE_PUSH_M			BIT(27)
#define PFINT_OICR_PE_CRITERR_S			28
#define PFINT_OICR_PE_CRITERR_M			BIT(28)
#define PFINT_OICR_VFLR_S			29
#define PFINT_OICR_VFLR_M			BIT(29)
#define PFINT_OICR_XLR_HW_DONE_S		30
#define PFINT_OICR_XLR_HW_DONE_M		BIT(30)
#define PFINT_OICR_SWINT_S			31
#define PFINT_OICR_SWINT_M			BIT(31)
#define PFINT_OICR_CTL				0x0016CA80 /* Reset Source: CORER */
#define PFINT_OICR_CTL_MSIX_INDX_S		0
#define PFINT_OICR_CTL_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define PFINT_OICR_CTL_ITR_INDX_S		11
#define PFINT_OICR_CTL_ITR_INDX_M		MAKEMASK(0x3, 11)
#define PFINT_OICR_CTL_CAUSE_ENA_S		30
#define PFINT_OICR_CTL_CAUSE_ENA_M		BIT(30)
#define PFINT_OICR_CTL_INTEVENT_S		31
#define PFINT_OICR_CTL_INTEVENT_M		BIT(31)
#define PFINT_OICR_ENA				0x0016C900 /* Reset Source: CORER */
#define PFINT_OICR_ENA_RSV0_S			0
#define PFINT_OICR_ENA_RSV0_M			BIT(0)
#define PFINT_OICR_ENA_INT_ENA_S		1
#define PFINT_OICR_ENA_INT_ENA_M		MAKEMASK(0x7FFFFFFF, 1)
#define PFINT_SB_CTL				0x0016B600 /* Reset Source: CORER */
#define PFINT_SB_CTL_MSIX_INDX_S		0
#define PFINT_SB_CTL_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define PFINT_SB_CTL_ITR_INDX_S			11
#define PFINT_SB_CTL_ITR_INDX_M			MAKEMASK(0x3, 11)
#define PFINT_SB_CTL_CAUSE_ENA_S		30
#define PFINT_SB_CTL_CAUSE_ENA_M		BIT(30)
#define PFINT_SB_CTL_INTEVENT_S			31
#define PFINT_SB_CTL_INTEVENT_M			BIT(31)
#define PFINT_TSYN_MSK				0x0016C980 /* Reset Source: CORER */
#define PFINT_TSYN_MSK_PHY_INDX_S		0
#define PFINT_TSYN_MSK_PHY_INDX_M		MAKEMASK(0x1F, 0)
#define QINT_RQCTL(_QRX)			(0x00150000 + ((_QRX) * 4)) /* _i=0...2047 */ /* Reset Source: CORER */
#define QINT_RQCTL_MAX_INDEX			2047
#define QINT_RQCTL_MSIX_INDX_S			0
#define QINT_RQCTL_MSIX_INDX_M			MAKEMASK(0x7FF, 0)
#define QINT_RQCTL_ITR_INDX_S			11
#define QINT_RQCTL_ITR_INDX_M			MAKEMASK(0x3, 11)
#define QINT_RQCTL_CAUSE_ENA_S			30
#define QINT_RQCTL_CAUSE_ENA_M			BIT(30)
#define QINT_RQCTL_INTEVENT_S			31
#define QINT_RQCTL_INTEVENT_M			BIT(31)
#define QINT_TQCTL(_DBQM)			(0x00140000 + ((_DBQM) * 4)) /* _i=0...16383 */ /* Reset Source: CORER */
#define QINT_TQCTL_MAX_INDEX			16383
#define QINT_TQCTL_MSIX_INDX_S			0
#define QINT_TQCTL_MSIX_INDX_M			MAKEMASK(0x7FF, 0)
#define QINT_TQCTL_ITR_INDX_S			11
#define QINT_TQCTL_ITR_INDX_M			MAKEMASK(0x3, 11)
#define QINT_TQCTL_CAUSE_ENA_S			30
#define QINT_TQCTL_CAUSE_ENA_M			BIT(30)
#define QINT_TQCTL_INTEVENT_S			31
#define QINT_TQCTL_INTEVENT_M			BIT(31)
#define VPINT_AEQCTL(_VF)			(0x0016B800 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VPINT_AEQCTL_MAX_INDEX			255
#define VPINT_AEQCTL_MSIX_INDX_S		0
#define VPINT_AEQCTL_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define VPINT_AEQCTL_ITR_INDX_S			11
#define VPINT_AEQCTL_ITR_INDX_M			MAKEMASK(0x3, 11)
#define VPINT_AEQCTL_CAUSE_ENA_S		30
#define VPINT_AEQCTL_CAUSE_ENA_M		BIT(30)
#define VPINT_AEQCTL_INTEVENT_S			31
#define VPINT_AEQCTL_INTEVENT_M			BIT(31)
#define VPINT_ALLOC(_VF)			(0x001D1000 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VPINT_ALLOC_MAX_INDEX			255
#define VPINT_ALLOC_FIRST_S			0
#define VPINT_ALLOC_FIRST_M			MAKEMASK(0x7FF, 0)
#define VPINT_ALLOC_LAST_S			12
#define VPINT_ALLOC_LAST_M			MAKEMASK(0x7FF, 12)
#define VPINT_ALLOC_VALID_S			31
#define VPINT_ALLOC_VALID_M			BIT(31)
#define VPINT_ALLOC_PCI(_VF)			(0x0009D000 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: PCIR */
#define VPINT_ALLOC_PCI_MAX_INDEX		255
#define VPINT_ALLOC_PCI_FIRST_S			0
#define VPINT_ALLOC_PCI_FIRST_M			MAKEMASK(0x7FF, 0)
#define VPINT_ALLOC_PCI_LAST_S			12
#define VPINT_ALLOC_PCI_LAST_M			MAKEMASK(0x7FF, 12)
#define VPINT_ALLOC_PCI_VALID_S			31
#define VPINT_ALLOC_PCI_VALID_M			BIT(31)
#define VPINT_MBX_CPM_CTL(_VP128)		(0x0016B000 + ((_VP128) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define VPINT_MBX_CPM_CTL_MAX_INDEX		127
#define VPINT_MBX_CPM_CTL_MSIX_INDX_S		0
#define VPINT_MBX_CPM_CTL_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define VPINT_MBX_CPM_CTL_ITR_INDX_S		11
#define VPINT_MBX_CPM_CTL_ITR_INDX_M		MAKEMASK(0x3, 11)
#define VPINT_MBX_CPM_CTL_CAUSE_ENA_S		30
#define VPINT_MBX_CPM_CTL_CAUSE_ENA_M		BIT(30)
#define VPINT_MBX_CPM_CTL_INTEVENT_S		31
#define VPINT_MBX_CPM_CTL_INTEVENT_M		BIT(31)
#define VPINT_MBX_CTL(_VSI)			(0x0016A000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VPINT_MBX_CTL_MAX_INDEX			767
#define VPINT_MBX_CTL_MSIX_INDX_S		0
#define VPINT_MBX_CTL_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define VPINT_MBX_CTL_ITR_INDX_S		11
#define VPINT_MBX_CTL_ITR_INDX_M		MAKEMASK(0x3, 11)
#define VPINT_MBX_CTL_CAUSE_ENA_S		30
#define VPINT_MBX_CTL_CAUSE_ENA_M		BIT(30)
#define VPINT_MBX_CTL_INTEVENT_S		31
#define VPINT_MBX_CTL_INTEVENT_M		BIT(31)
#define VPINT_MBX_HLP_CTL(_VP16)		(0x0016B200 + ((_VP16) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define VPINT_MBX_HLP_CTL_MAX_INDEX		15
#define VPINT_MBX_HLP_CTL_MSIX_INDX_S		0
#define VPINT_MBX_HLP_CTL_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define VPINT_MBX_HLP_CTL_ITR_INDX_S		11
#define VPINT_MBX_HLP_CTL_ITR_INDX_M		MAKEMASK(0x3, 11)
#define VPINT_MBX_HLP_CTL_CAUSE_ENA_S		30
#define VPINT_MBX_HLP_CTL_CAUSE_ENA_M		BIT(30)
#define VPINT_MBX_HLP_CTL_INTEVENT_S		31
#define VPINT_MBX_HLP_CTL_INTEVENT_M		BIT(31)
#define VPINT_MBX_PSM_CTL(_VP16)		(0x0016B240 + ((_VP16) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define VPINT_MBX_PSM_CTL_MAX_INDEX		15
#define VPINT_MBX_PSM_CTL_MSIX_INDX_S		0
#define VPINT_MBX_PSM_CTL_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define VPINT_MBX_PSM_CTL_ITR_INDX_S		11
#define VPINT_MBX_PSM_CTL_ITR_INDX_M		MAKEMASK(0x3, 11)
#define VPINT_MBX_PSM_CTL_CAUSE_ENA_S		30
#define VPINT_MBX_PSM_CTL_CAUSE_ENA_M		BIT(30)
#define VPINT_MBX_PSM_CTL_INTEVENT_S		31
#define VPINT_MBX_PSM_CTL_INTEVENT_M		BIT(31)
#define VPINT_SB_CPM_CTL(_VP128)		(0x0016B400 + ((_VP128) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define VPINT_SB_CPM_CTL_MAX_INDEX		127
#define VPINT_SB_CPM_CTL_MSIX_INDX_S		0
#define VPINT_SB_CPM_CTL_MSIX_INDX_M		MAKEMASK(0x7FF, 0)
#define VPINT_SB_CPM_CTL_ITR_INDX_S		11
#define VPINT_SB_CPM_CTL_ITR_INDX_M		MAKEMASK(0x3, 11)
#define VPINT_SB_CPM_CTL_CAUSE_ENA_S		30
#define VPINT_SB_CPM_CTL_CAUSE_ENA_M		BIT(30)
#define VPINT_SB_CPM_CTL_INTEVENT_S		31
#define VPINT_SB_CPM_CTL_INTEVENT_M		BIT(31)
#define GL_HLP_PRT_IPG_PREAMBLE_SIZE(_i)	(0x00049240 + ((_i) * 4)) /* _i=0...20 */ /* Reset Source: CORER */
#define GL_HLP_PRT_IPG_PREAMBLE_SIZE_MAX_INDEX	20
#define GL_HLP_PRT_IPG_PREAMBLE_SIZE_IPG_PREAMBLE_SIZE_S 0
#define GL_HLP_PRT_IPG_PREAMBLE_SIZE_IPG_PREAMBLE_SIZE_M MAKEMASK(0xFF, 0)
#define GL_TDPU_PSM_DEFAULT_RECIPE(_i)		(0x00049294 + ((_i) * 4)) /* _i=0...3 */ /* Reset Source: CORER */
#define GL_TDPU_PSM_DEFAULT_RECIPE_MAX_INDEX	3
#define GL_TDPU_PSM_DEFAULT_RECIPE_ADD_IPG_S	0
#define GL_TDPU_PSM_DEFAULT_RECIPE_ADD_IPG_M	BIT(0)
#define GL_TDPU_PSM_DEFAULT_RECIPE_SUB_CRC_S	1
#define GL_TDPU_PSM_DEFAULT_RECIPE_SUB_CRC_M	BIT(1)
#define GL_TDPU_PSM_DEFAULT_RECIPE_SUB_ESP_TRAILER_S 2
#define GL_TDPU_PSM_DEFAULT_RECIPE_SUB_ESP_TRAILER_M BIT(2)
#define GL_TDPU_PSM_DEFAULT_RECIPE_INCLUDE_L2_PAD_S 3
#define GL_TDPU_PSM_DEFAULT_RECIPE_INCLUDE_L2_PAD_M BIT(3)
#define GL_TDPU_PSM_DEFAULT_RECIPE_DEFAULT_UPDATE_MODE_S 4
#define GL_TDPU_PSM_DEFAULT_RECIPE_DEFAULT_UPDATE_MODE_M BIT(4)
#define GLLAN_PF_RECIPE(_i)			(0x0029420C + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLLAN_PF_RECIPE_MAX_INDEX		7
#define GLLAN_PF_RECIPE_RECIPE_S		0
#define GLLAN_PF_RECIPE_RECIPE_M		MAKEMASK(0x3, 0)
#define GLLAN_RCTL_0				0x002941F8 /* Reset Source: CORER */
#define GLLAN_RCTL_0_PXE_MODE_S			0
#define GLLAN_RCTL_0_PXE_MODE_M			BIT(0)
#define GLLAN_RCTL_1				0x002941FC /* Reset Source: CORER */
#define GLLAN_RCTL_1_RXMAX_EXPANSION_S		12
#define GLLAN_RCTL_1_RXMAX_EXPANSION_M		MAKEMASK(0xF, 12)
#define GLLAN_RCTL_1_RXDRDCTL_S			17
#define GLLAN_RCTL_1_RXDRDCTL_M			BIT(17)
#define GLLAN_RCTL_1_RXDESCRDROEN_S		18
#define GLLAN_RCTL_1_RXDESCRDROEN_M		BIT(18)
#define GLLAN_RCTL_1_RXDATAWRROEN_S		19
#define GLLAN_RCTL_1_RXDATAWRROEN_M		BIT(19)
#define GLLAN_TSOMSK_F				0x00049308 /* Reset Source: CORER */
#define GLLAN_TSOMSK_F_TCPMSKF_S		0
#define GLLAN_TSOMSK_F_TCPMSKF_M		MAKEMASK(0xFFF, 0)
#define GLLAN_TSOMSK_L				0x00049310 /* Reset Source: CORER */
#define GLLAN_TSOMSK_L_TCPMSKL_S		0
#define GLLAN_TSOMSK_L_TCPMSKL_M		MAKEMASK(0xFFF, 0)
#define GLLAN_TSOMSK_M				0x0004930C /* Reset Source: CORER */
#define GLLAN_TSOMSK_M_TCPMSKM_S		0
#define GLLAN_TSOMSK_M_TCPMSKM_M		MAKEMASK(0xFFF, 0)
#define PFLAN_CP_QALLOC				0x00075700 /* Reset Source: CORER */
#define PFLAN_CP_QALLOC_FIRSTQ_S		0
#define PFLAN_CP_QALLOC_FIRSTQ_M		MAKEMASK(0x1FF, 0)
#define PFLAN_CP_QALLOC_LASTQ_S			16
#define PFLAN_CP_QALLOC_LASTQ_M			MAKEMASK(0x1FF, 16)
#define PFLAN_CP_QALLOC_VALID_S			31
#define PFLAN_CP_QALLOC_VALID_M			BIT(31)
#define PFLAN_DB_QALLOC				0x00075680 /* Reset Source: CORER */
#define PFLAN_DB_QALLOC_FIRSTQ_S		0
#define PFLAN_DB_QALLOC_FIRSTQ_M		MAKEMASK(0xFF, 0)
#define PFLAN_DB_QALLOC_LASTQ_S			16
#define PFLAN_DB_QALLOC_LASTQ_M			MAKEMASK(0xFF, 16)
#define PFLAN_DB_QALLOC_VALID_S			31
#define PFLAN_DB_QALLOC_VALID_M			BIT(31)
#define PFLAN_RX_QALLOC				0x001D2500 /* Reset Source: CORER */
#define PFLAN_RX_QALLOC_FIRSTQ_S		0
#define PFLAN_RX_QALLOC_FIRSTQ_M		MAKEMASK(0x7FF, 0)
#define PFLAN_RX_QALLOC_LASTQ_S			16
#define PFLAN_RX_QALLOC_LASTQ_M			MAKEMASK(0x7FF, 16)
#define PFLAN_RX_QALLOC_VALID_S			31
#define PFLAN_RX_QALLOC_VALID_M			BIT(31)
#define PFLAN_TX_QALLOC				0x001D2580 /* Reset Source: CORER */
#define PFLAN_TX_QALLOC_FIRSTQ_S		0
#define PFLAN_TX_QALLOC_FIRSTQ_M		MAKEMASK(0x3FFF, 0)
#define PFLAN_TX_QALLOC_LASTQ_S			16
#define PFLAN_TX_QALLOC_LASTQ_M			MAKEMASK(0x3FFF, 16)
#define PFLAN_TX_QALLOC_VALID_S			31
#define PFLAN_TX_QALLOC_VALID_M			BIT(31)
#define PRT_TDPUL2TAGSEN			0x00040BA0 /* Reset Source: CORER */
#define PRT_TDPUL2TAGSEN_ENABLE_S		0
#define PRT_TDPUL2TAGSEN_ENABLE_M		MAKEMASK(0xFF, 0)
#define PRT_TDPUL2TAGSEN_NONLAST_TAG_S		8
#define PRT_TDPUL2TAGSEN_NONLAST_TAG_M		MAKEMASK(0xFF, 8)
#define QRX_CONTEXT(_i, _QRX)			(0x00280000 + ((_i) * 8192 + (_QRX) * 4)) /* _i=0...7, _QRX=0...2047 */ /* Reset Source: CORER */
#define QRX_CONTEXT_MAX_INDEX			7
#define QRX_CONTEXT_RXQ_CONTEXT_S		0
#define QRX_CONTEXT_RXQ_CONTEXT_M		MAKEMASK(0xFFFFFFFF, 0)
#define QRX_CTRL(_QRX)				(0x00120000 + ((_QRX) * 4)) /* _i=0...2047 */ /* Reset Source: PFR */
#define QRX_CTRL_MAX_INDEX			2047
#define QRX_CTRL_QENA_REQ_S			0
#define QRX_CTRL_QENA_REQ_M			BIT(0)
#define QRX_CTRL_FAST_QDIS_S			1
#define QRX_CTRL_FAST_QDIS_M			BIT(1)
#define QRX_CTRL_QENA_STAT_S			2
#define QRX_CTRL_QENA_STAT_M			BIT(2)
#define QRX_CTRL_CDE_S				3
#define QRX_CTRL_CDE_M				BIT(3)
#define QRX_CTRL_CDS_S				4
#define QRX_CTRL_CDS_M				BIT(4)
#define QRX_ITR(_QRX)				(0x00292000 + ((_QRX) * 4)) /* _i=0...2047 */ /* Reset Source: CORER */
#define QRX_ITR_MAX_INDEX			2047
#define QRX_ITR_NO_EXPR_S			0
#define QRX_ITR_NO_EXPR_M			BIT(0)
#define QRX_TAIL(_QRX)				(0x00290000 + ((_QRX) * 4)) /* _i=0...2047 */ /* Reset Source: CORER */
#define QRX_TAIL_MAX_INDEX			2047
#define QRX_TAIL_TAIL_S				0
#define QRX_TAIL_TAIL_M				MAKEMASK(0x1FFF, 0)
#define VPDSI_RX_QTABLE(_i, _VP16)		(0x00074C00 + ((_i) * 64 + (_VP16) * 4)) /* _i=0...15, _VP16=0...15 */ /* Reset Source: CORER */
#define VPDSI_RX_QTABLE_MAX_INDEX		15
#define VPDSI_RX_QTABLE_PAGE_INDEX0_S		0
#define VPDSI_RX_QTABLE_PAGE_INDEX0_M		MAKEMASK(0x7F, 0)
#define VPDSI_RX_QTABLE_PAGE_INDEX1_S		8
#define VPDSI_RX_QTABLE_PAGE_INDEX1_M		MAKEMASK(0x7F, 8)
#define VPDSI_RX_QTABLE_PAGE_INDEX2_S		16
#define VPDSI_RX_QTABLE_PAGE_INDEX2_M		MAKEMASK(0x7F, 16)
#define VPDSI_RX_QTABLE_PAGE_INDEX3_S		24
#define VPDSI_RX_QTABLE_PAGE_INDEX3_M		MAKEMASK(0x7F, 24)
#define VPDSI_TX_QTABLE(_i, _VP16)		(0x001D2000 + ((_i) * 64 + (_VP16) * 4)) /* _i=0...15, _VP16=0...15 */ /* Reset Source: CORER */
#define VPDSI_TX_QTABLE_MAX_INDEX		15
#define VPDSI_TX_QTABLE_PAGE_INDEX0_S		0
#define VPDSI_TX_QTABLE_PAGE_INDEX0_M		MAKEMASK(0x7F, 0)
#define VPDSI_TX_QTABLE_PAGE_INDEX1_S		8
#define VPDSI_TX_QTABLE_PAGE_INDEX1_M		MAKEMASK(0x7F, 8)
#define VPDSI_TX_QTABLE_PAGE_INDEX2_S		16
#define VPDSI_TX_QTABLE_PAGE_INDEX2_M		MAKEMASK(0x7F, 16)
#define VPDSI_TX_QTABLE_PAGE_INDEX3_S		24
#define VPDSI_TX_QTABLE_PAGE_INDEX3_M		MAKEMASK(0x7F, 24)
#define VPLAN_DB_QTABLE(_i, _VF)		(0x00070000 + ((_i) * 2048 + (_VF) * 4)) /* _i=0...3, _VF=0...255 */ /* Reset Source: CORER */
#define VPLAN_DB_QTABLE_MAX_INDEX		3
#define VPLAN_DB_QTABLE_QINDEX_S		0
#define VPLAN_DB_QTABLE_QINDEX_M		MAKEMASK(0x1FF, 0)
#define VPLAN_DSI_VF_MODE(_VP16)		(0x002D2C00 + ((_VP16) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define VPLAN_DSI_VF_MODE_MAX_INDEX		15
#define VPLAN_DSI_VF_MODE_LAN_DSI_VF_MODE_S	0
#define VPLAN_DSI_VF_MODE_LAN_DSI_VF_MODE_M	BIT(0)
#define VPLAN_RX_QBASE(_VF)			(0x00072000 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VPLAN_RX_QBASE_MAX_INDEX		255
#define VPLAN_RX_QBASE_VFFIRSTQ_S		0
#define VPLAN_RX_QBASE_VFFIRSTQ_M		MAKEMASK(0x7FF, 0)
#define VPLAN_RX_QBASE_VFNUMQ_S			16
#define VPLAN_RX_QBASE_VFNUMQ_M			MAKEMASK(0xFF, 16)
#define VPLAN_RX_QBASE_VFQTABLE_ENA_S		31
#define VPLAN_RX_QBASE_VFQTABLE_ENA_M		BIT(31)
#define VPLAN_RX_QTABLE(_i, _VF)		(0x00060000 + ((_i) * 2048 + (_VF) * 4)) /* _i=0...15, _VF=0...255 */ /* Reset Source: CORER */
#define VPLAN_RX_QTABLE_MAX_INDEX		15
#define VPLAN_RX_QTABLE_QINDEX_S		0
#define VPLAN_RX_QTABLE_QINDEX_M		MAKEMASK(0xFFF, 0)
#define VPLAN_RXQ_MAPENA(_VF)			(0x00073000 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VPLAN_RXQ_MAPENA_MAX_INDEX		255
#define VPLAN_RXQ_MAPENA_RX_ENA_S		0
#define VPLAN_RXQ_MAPENA_RX_ENA_M		BIT(0)
#define VPLAN_TX_QBASE(_VF)			(0x001D1800 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VPLAN_TX_QBASE_MAX_INDEX		255
#define VPLAN_TX_QBASE_VFFIRSTQ_S		0
#define VPLAN_TX_QBASE_VFFIRSTQ_M		MAKEMASK(0x3FFF, 0)
#define VPLAN_TX_QBASE_VFNUMQ_S			16
#define VPLAN_TX_QBASE_VFNUMQ_M			MAKEMASK(0xFF, 16)
#define VPLAN_TX_QBASE_VFQTABLE_ENA_S		31
#define VPLAN_TX_QBASE_VFQTABLE_ENA_M		BIT(31)
#define VPLAN_TX_QTABLE(_i, _VF)		(0x001C0000 + ((_i) * 2048 + (_VF) * 4)) /* _i=0...15, _VF=0...255 */ /* Reset Source: CORER */
#define VPLAN_TX_QTABLE_MAX_INDEX		15
#define VPLAN_TX_QTABLE_QINDEX_S		0
#define VPLAN_TX_QTABLE_QINDEX_M		MAKEMASK(0x7FFF, 0)
#define VPLAN_TXQ_MAPENA(_VF)			(0x00073800 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VPLAN_TXQ_MAPENA_MAX_INDEX		255
#define VPLAN_TXQ_MAPENA_TX_ENA_S		0
#define VPLAN_TXQ_MAPENA_TX_ENA_M		BIT(0)
#define VSILAN_QBASE(_VSI)			(0x0044C000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: PFR */
#define VSILAN_QBASE_MAX_INDEX			767
#define VSILAN_QBASE_VSIBASE_S			0
#define VSILAN_QBASE_VSIBASE_M			MAKEMASK(0x7FF, 0)
#define VSILAN_QBASE_VSIQTABLE_ENA_S		11
#define VSILAN_QBASE_VSIQTABLE_ENA_M		BIT(11)
#define VSILAN_QTABLE(_i, _VSI)			(0x00440000 + ((_i) * 4096 + (_VSI) * 4)) /* _i=0...7, _VSI=0...767 */ /* Reset Source: PFR */
#define VSILAN_QTABLE_MAX_INDEX			7
#define VSILAN_QTABLE_QINDEX_0_S		0
#define VSILAN_QTABLE_QINDEX_0_M		MAKEMASK(0x7FF, 0)
#define VSILAN_QTABLE_QINDEX_1_S		16
#define VSILAN_QTABLE_QINDEX_1_M		MAKEMASK(0x7FF, 16)
#define PRTMAC_HSEC_CTL_RX_ENABLE_GCP		0x001E31C0 /* Reset Source: GLOBR */
#define PRTMAC_HSEC_CTL_RX_ENABLE_GCP_HSEC_CTL_RX_ENABLE_GCP_S 0
#define PRTMAC_HSEC_CTL_RX_ENABLE_GCP_HSEC_CTL_RX_ENABLE_GCP_M BIT(0)
#define PRTMAC_HSEC_CTL_RX_ENABLE_GPP		0x001E34C0 /* Reset Source: GLOBR */
#define PRTMAC_HSEC_CTL_RX_ENABLE_GPP_HSEC_CTL_RX_ENABLE_GPP_S 0
#define PRTMAC_HSEC_CTL_RX_ENABLE_GPP_HSEC_CTL_RX_ENABLE_GPP_M BIT(0)
#define PRTMAC_HSEC_CTL_RX_ENABLE_PPP		0x001E35C0 /* Reset Source: GLOBR */
#define PRTMAC_HSEC_CTL_RX_ENABLE_PPP_HSEC_CTL_RX_ENABLE_PPP_S 0
#define PRTMAC_HSEC_CTL_RX_ENABLE_PPP_HSEC_CTL_RX_ENABLE_PPP_M BIT(0)
#define PRTMAC_HSEC_CTL_RX_FORWARD_CONTROL	0x001E36C0 /* Reset Source: GLOBR */
#define PRTMAC_HSEC_CTL_RX_FORWARD_CONTROL_HSEC_CTL_RX_FORWARD_CONTROL_S 0
#define PRTMAC_HSEC_CTL_RX_FORWARD_CONTROL_HSEC_CTL_RX_FORWARD_CONTROL_M BIT(0)
#define PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1	0x001E3220 /* Reset Source: GLOBR */
#define PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_S 0
#define PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_M MAKEMASK(0xFFFFFFFF, 0)
#define PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2	0x001E3240 /* Reset Source: GLOBR */
#define PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_S 0
#define PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_M MAKEMASK(0xFFFF, 0)
#define PRTMAC_HSEC_CTL_RX_PAUSE_ENABLE		0x001E3180 /* Reset Source: GLOBR */
#define PRTMAC_HSEC_CTL_RX_PAUSE_ENABLE_HSEC_CTL_RX_PAUSE_ENABLE_S 0
#define PRTMAC_HSEC_CTL_RX_PAUSE_ENABLE_HSEC_CTL_RX_PAUSE_ENABLE_M MAKEMASK(0x1FF, 0)
#define PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART1	0x001E3280 /* Reset Source: GLOBR */
#define PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART1_HSEC_CTL_RX_PAUSE_SA_PART1_S 0
#define PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART1_HSEC_CTL_RX_PAUSE_SA_PART1_M MAKEMASK(0xFFFFFFFF, 0)
#define PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART2	0x001E32A0 /* Reset Source: GLOBR */
#define PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART2_HSEC_CTL_RX_PAUSE_SA_PART2_S 0
#define PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART2_HSEC_CTL_RX_PAUSE_SA_PART2_M MAKEMASK(0xFFFF, 0)
#define PRTMAC_HSEC_CTL_RX_QUANTA_S		0x001E3C40 /* Reset Source: GLOBR */
#define PRTMAC_HSEC_CTL_RX_QUANTA_SHIFT_PRTMAC_HSEC_CTL_RX_QUANTA_SHIFT_S 0
#define PRTMAC_HSEC_CTL_RX_QUANTA_SHIFT_PRTMAC_HSEC_CTL_RX_QUANTA_SHIFT_M MAKEMASK(0xFFFF, 0)
#define PRTMAC_HSEC_CTL_TX_PAUSE_ENABLE		0x001E31A0 /* Reset Source: GLOBR */
#define PRTMAC_HSEC_CTL_TX_PAUSE_ENABLE_HSEC_CTL_TX_PAUSE_ENABLE_S 0
#define PRTMAC_HSEC_CTL_TX_PAUSE_ENABLE_HSEC_CTL_TX_PAUSE_ENABLE_M MAKEMASK(0x1FF, 0)
#define PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA(_i)	(0x001E36E0 + ((_i) * 32)) /* _i=0...8 */ /* Reset Source: GLOBR */
#define PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_MAX_INDEX 8
#define PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_HSEC_CTL_TX_PAUSE_QUANTA_S 0
#define PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_HSEC_CTL_TX_PAUSE_QUANTA_M MAKEMASK(0xFFFF, 0)
#define PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER(_i) (0x001E3800 + ((_i) * 32)) /* _i=0...8 */ /* Reset Source: GLOBR */
#define PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_MAX_INDEX 8
#define PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_S 0
#define PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_M MAKEMASK(0xFFFF, 0)
#define PRTMAC_HSEC_CTL_TX_SA_PART1		0x001E3960 /* Reset Source: GLOBR */
#define PRTMAC_HSEC_CTL_TX_SA_PART1_HSEC_CTL_TX_SA_PART1_S 0
#define PRTMAC_HSEC_CTL_TX_SA_PART1_HSEC_CTL_TX_SA_PART1_M MAKEMASK(0xFFFFFFFF, 0)
#define PRTMAC_HSEC_CTL_TX_SA_PART2		0x001E3980 /* Reset Source: GLOBR */
#define PRTMAC_HSEC_CTL_TX_SA_PART2_HSEC_CTL_TX_SA_PART2_S 0
#define PRTMAC_HSEC_CTL_TX_SA_PART2_HSEC_CTL_TX_SA_PART2_M MAKEMASK(0xFFFF, 0)
#define PRTMAC_LINK_DOWN_COUNTER		0x001E47C0 /* Reset Source: GLOBR */
#define PRTMAC_LINK_DOWN_COUNTER_LINK_DOWN_COUNTER_S 0
#define PRTMAC_LINK_DOWN_COUNTER_LINK_DOWN_COUNTER_M MAKEMASK(0xFFFF, 0)
#define PRTMAC_MD_OVRRIDE_ENABLE(_i)		(0x001E3C60 + ((_i) * 32)) /* _i=0...7 */ /* Reset Source: GLOBR */
#define PRTMAC_MD_OVRRIDE_ENABLE_MAX_INDEX	7
#define PRTMAC_MD_OVRRIDE_ENABLE_PRTMAC_MD_OVRRIDE_ENABLE_S 0
#define PRTMAC_MD_OVRRIDE_ENABLE_PRTMAC_MD_OVRRIDE_ENABLE_M MAKEMASK(0xFFFFFFFF, 0)
#define PRTMAC_MD_OVRRIDE_VAL(_i)		(0x001E3D60 + ((_i) * 32)) /* _i=0...7 */ /* Reset Source: GLOBR */
#define PRTMAC_MD_OVRRIDE_VAL_MAX_INDEX		7
#define PRTMAC_MD_OVRRIDE_VAL_PRTMAC_MD_OVRRIDE_ENABLE_S 0
#define PRTMAC_MD_OVRRIDE_VAL_PRTMAC_MD_OVRRIDE_ENABLE_M MAKEMASK(0xFFFFFFFF, 0)
#define PRTMAC_RX_CNT_MRKR			0x001E48E0 /* Reset Source: GLOBR */
#define PRTMAC_RX_CNT_MRKR_RX_CNT_MRKR_S	0
#define PRTMAC_RX_CNT_MRKR_RX_CNT_MRKR_M	MAKEMASK(0xFFFF, 0)
#define PRTMAC_RX_PKT_DRP_CNT			0x001E3C20 /* Reset Source: GLOBR */
#define PRTMAC_RX_PKT_DRP_CNT_RX_PKT_DRP_CNT_S	0
#define PRTMAC_RX_PKT_DRP_CNT_RX_PKT_DRP_CNT_M	MAKEMASK(0xFFFF, 0)
#define PRTMAC_RX_PKT_DRP_CNT_RX_MKR_PKT_DRP_CNT_S 16
#define PRTMAC_RX_PKT_DRP_CNT_RX_MKR_PKT_DRP_CNT_M MAKEMASK(0xFFFF, 16)
#define PRTMAC_TX_CNT_MRKR			0x001E48C0 /* Reset Source: GLOBR */
#define PRTMAC_TX_CNT_MRKR_TX_CNT_MRKR_S	0
#define PRTMAC_TX_CNT_MRKR_TX_CNT_MRKR_M	MAKEMASK(0xFFFF, 0)
#define PRTMAC_TX_LNK_UP_CNT			0x001E4840 /* Reset Source: GLOBR */
#define PRTMAC_TX_LNK_UP_CNT_TX_LINK_UP_CNT_S	0
#define PRTMAC_TX_LNK_UP_CNT_TX_LINK_UP_CNT_M	MAKEMASK(0xFFFF, 0)
#define GL_MDCK_CFG1_TX_PQM			0x002D2DF4 /* Reset Source: CORER */
#define GL_MDCK_CFG1_TX_PQM_SSO_MAX_DATA_LEN_S	0
#define GL_MDCK_CFG1_TX_PQM_SSO_MAX_DATA_LEN_M	MAKEMASK(0xFF, 0)
#define GL_MDCK_CFG1_TX_PQM_SSO_MAX_PKT_CNT_S	8
#define GL_MDCK_CFG1_TX_PQM_SSO_MAX_PKT_CNT_M	MAKEMASK(0x3F, 8)
#define GL_MDCK_CFG1_TX_PQM_SSO_MAX_DESC_CNT_S	16
#define GL_MDCK_CFG1_TX_PQM_SSO_MAX_DESC_CNT_M	MAKEMASK(0x3F, 16)
#define GL_MDCK_EN_TX_PQM			0x002D2DFC /* Reset Source: CORER */
#define GL_MDCK_EN_TX_PQM_PCI_DUMMY_COMP_S	0
#define GL_MDCK_EN_TX_PQM_PCI_DUMMY_COMP_M	BIT(0)
#define GL_MDCK_EN_TX_PQM_PCI_UR_COMP_S		1
#define GL_MDCK_EN_TX_PQM_PCI_UR_COMP_M		BIT(1)
#define GL_MDCK_EN_TX_PQM_RCV_SH_BE_LSO_S	3
#define GL_MDCK_EN_TX_PQM_RCV_SH_BE_LSO_M	BIT(3)
#define GL_MDCK_EN_TX_PQM_Q_FL_MNG_EPY_CH_S	4
#define GL_MDCK_EN_TX_PQM_Q_FL_MNG_EPY_CH_M	BIT(4)
#define GL_MDCK_EN_TX_PQM_Q_EPY_MNG_FL_CH_S	5
#define GL_MDCK_EN_TX_PQM_Q_EPY_MNG_FL_CH_M	BIT(5)
#define GL_MDCK_EN_TX_PQM_LSO_NUMDESCS_ZERO_S	6
#define GL_MDCK_EN_TX_PQM_LSO_NUMDESCS_ZERO_M	BIT(6)
#define GL_MDCK_EN_TX_PQM_LSO_LENGTH_ZERO_S	7
#define GL_MDCK_EN_TX_PQM_LSO_LENGTH_ZERO_M	BIT(7)
#define GL_MDCK_EN_TX_PQM_LSO_MSS_BELOW_MIN_S	8
#define GL_MDCK_EN_TX_PQM_LSO_MSS_BELOW_MIN_M	BIT(8)
#define GL_MDCK_EN_TX_PQM_LSO_MSS_ABOVE_MAX_S	9
#define GL_MDCK_EN_TX_PQM_LSO_MSS_ABOVE_MAX_M	BIT(9)
#define GL_MDCK_EN_TX_PQM_LSO_HDR_SIZE_ZERO_S	10
#define GL_MDCK_EN_TX_PQM_LSO_HDR_SIZE_ZERO_M	BIT(10)
#define GL_MDCK_EN_TX_PQM_RCV_CNT_BE_LSO_S	11
#define GL_MDCK_EN_TX_PQM_RCV_CNT_BE_LSO_M	BIT(11)
#define GL_MDCK_EN_TX_PQM_SKIP_ONE_QT_ONLY_S	12
#define GL_MDCK_EN_TX_PQM_SKIP_ONE_QT_ONLY_M	BIT(12)
#define GL_MDCK_EN_TX_PQM_LSO_PKTCNT_ZERO_S	13
#define GL_MDCK_EN_TX_PQM_LSO_PKTCNT_ZERO_M	BIT(13)
#define GL_MDCK_EN_TX_PQM_SSO_LENGTH_ZERO_S	14
#define GL_MDCK_EN_TX_PQM_SSO_LENGTH_ZERO_M	BIT(14)
#define GL_MDCK_EN_TX_PQM_SSO_LENGTH_EXCEED_S	15
#define GL_MDCK_EN_TX_PQM_SSO_LENGTH_EXCEED_M	BIT(15)
#define GL_MDCK_EN_TX_PQM_SSO_PKTCNT_ZERO_S	16
#define GL_MDCK_EN_TX_PQM_SSO_PKTCNT_ZERO_M	BIT(16)
#define GL_MDCK_EN_TX_PQM_SSO_PKTCNT_EXCEED_S	17
#define GL_MDCK_EN_TX_PQM_SSO_PKTCNT_EXCEED_M	BIT(17)
#define GL_MDCK_EN_TX_PQM_SSO_NUMDESCS_ZERO_S	18
#define GL_MDCK_EN_TX_PQM_SSO_NUMDESCS_ZERO_M	BIT(18)
#define GL_MDCK_EN_TX_PQM_SSO_NUMDESCS_EXCEED_S	19
#define GL_MDCK_EN_TX_PQM_SSO_NUMDESCS_EXCEED_M	BIT(19)
#define GL_MDCK_EN_TX_PQM_TAIL_GT_RING_LENGTH_S	20
#define GL_MDCK_EN_TX_PQM_TAIL_GT_RING_LENGTH_M	BIT(20)
#define GL_MDCK_EN_TX_PQM_RESERVED_DBL_TYPE_S	21
#define GL_MDCK_EN_TX_PQM_RESERVED_DBL_TYPE_M	BIT(21)
#define GL_MDCK_EN_TX_PQM_ILLEGAL_HEAD_DROP_DBL_S 22
#define GL_MDCK_EN_TX_PQM_ILLEGAL_HEAD_DROP_DBL_M BIT(22)
#define GL_MDCK_EN_TX_PQM_LSO_OVER_COMMS_Q_S	23
#define GL_MDCK_EN_TX_PQM_LSO_OVER_COMMS_Q_M	BIT(23)
#define GL_MDCK_EN_TX_PQM_ILLEGAL_VF_QNUM_S	24
#define GL_MDCK_EN_TX_PQM_ILLEGAL_VF_QNUM_M	BIT(24)
#define GL_MDCK_EN_TX_PQM_QTAIL_GT_RING_LENGTH_S 25
#define GL_MDCK_EN_TX_PQM_QTAIL_GT_RING_LENGTH_M BIT(25)
#define GL_MDCK_EN_TX_PQM_RSVD_S		26
#define GL_MDCK_EN_TX_PQM_RSVD_M		MAKEMASK(0x3F, 26)
#define GL_MDCK_RX				0x0029422C /* Reset Source: CORER */
#define GL_MDCK_RX_DESC_ADDR_S			0
#define GL_MDCK_RX_DESC_ADDR_M			BIT(0)
#define GL_MDCK_TX_TDPU				0x00049348 /* Reset Source: CORER */
#define GL_MDCK_TX_TDPU_TTL_ERR_ITR_DIS_S	0
#define GL_MDCK_TX_TDPU_TTL_ERR_ITR_DIS_M	BIT(0)
#define GL_MDCK_TX_TDPU_RCU_ANTISPOOF_ITR_DIS_S	1
#define GL_MDCK_TX_TDPU_RCU_ANTISPOOF_ITR_DIS_M	BIT(1)
#define GL_MDCK_TX_TDPU_PCIE_UR_ITR_DIS_S	2
#define GL_MDCK_TX_TDPU_PCIE_UR_ITR_DIS_M	BIT(2)
#define GL_MDCK_TX_TDPU_MAL_OFFSET_ITR_DIS_S	3
#define GL_MDCK_TX_TDPU_MAL_OFFSET_ITR_DIS_M	BIT(3)
#define GL_MDCK_TX_TDPU_MAL_CMD_ITR_DIS_S	4
#define GL_MDCK_TX_TDPU_MAL_CMD_ITR_DIS_M	BIT(4)
#define GL_MDCK_TX_TDPU_BIG_PKT_SIZE_ITR_DIS_S	5
#define GL_MDCK_TX_TDPU_BIG_PKT_SIZE_ITR_DIS_M	BIT(5)
#define GL_MDCK_TX_TDPU_L2_ACCEPT_FAIL_ITR_DIS_S 6
#define GL_MDCK_TX_TDPU_L2_ACCEPT_FAIL_ITR_DIS_M BIT(6)
#define GL_MDCK_TX_TDPU_NIC_DSI_ITR_DIS_S	7
#define GL_MDCK_TX_TDPU_NIC_DSI_ITR_DIS_M	BIT(7)
#define GL_MDCK_TX_TDPU_MAL_IPSEC_CMD_ITR_DIS_S	8
#define GL_MDCK_TX_TDPU_MAL_IPSEC_CMD_ITR_DIS_M	BIT(8)
#define GL_MDCK_TX_TDPU_DSCP_CHECK_FAIL_ITR_DIS_S 9
#define GL_MDCK_TX_TDPU_DSCP_CHECK_FAIL_ITR_DIS_M BIT(9)
#define GL_MDCK_TX_TDPU_NIC_IPSEC_ITR_DIS_S	10
#define GL_MDCK_TX_TDPU_NIC_IPSEC_ITR_DIS_M	BIT(10)
#define GL_MDET_RX				0x00294C00 /* Reset Source: CORER */
#define GL_MDET_RX_QNUM_S			0
#define GL_MDET_RX_QNUM_M			MAKEMASK(0x7FFF, 0)
#define GL_MDET_RX_VF_NUM_S			15
#define GL_MDET_RX_VF_NUM_M			MAKEMASK(0xFF, 15)
#define GL_MDET_RX_PF_NUM_S			23
#define GL_MDET_RX_PF_NUM_M			MAKEMASK(0x7, 23)
#define GL_MDET_RX_MAL_TYPE_S			26
#define GL_MDET_RX_MAL_TYPE_M			MAKEMASK(0x1F, 26)
#define GL_MDET_RX_VALID_S			31
#define GL_MDET_RX_VALID_M			BIT(31)
#define GL_MDET_TX_PQM				0x002D2E00 /* Reset Source: CORER */
#define GL_MDET_TX_PQM_PF_NUM_S			0
#define GL_MDET_TX_PQM_PF_NUM_M			MAKEMASK(0x7, 0)
#define GL_MDET_TX_PQM_VF_NUM_S			4
#define GL_MDET_TX_PQM_VF_NUM_M			MAKEMASK(0xFF, 4)
#define GL_MDET_TX_PQM_QNUM_S			12
#define GL_MDET_TX_PQM_QNUM_M			MAKEMASK(0x3FFF, 12)
#define GL_MDET_TX_PQM_MAL_TYPE_S		26
#define GL_MDET_TX_PQM_MAL_TYPE_M		MAKEMASK(0x1F, 26)
#define GL_MDET_TX_PQM_VALID_S			31
#define GL_MDET_TX_PQM_VALID_M			BIT(31)
#define GL_MDET_TX_TCLAN			0x000FC068 /* Reset Source: CORER */
#define GL_MDET_TX_TCLAN_QNUM_S			0
#define GL_MDET_TX_TCLAN_QNUM_M			MAKEMASK(0x7FFF, 0)
#define GL_MDET_TX_TCLAN_VF_NUM_S		15
#define GL_MDET_TX_TCLAN_VF_NUM_M		MAKEMASK(0xFF, 15)
#define GL_MDET_TX_TCLAN_PF_NUM_S		23
#define GL_MDET_TX_TCLAN_PF_NUM_M		MAKEMASK(0x7, 23)
#define GL_MDET_TX_TCLAN_MAL_TYPE_S		26
#define GL_MDET_TX_TCLAN_MAL_TYPE_M		MAKEMASK(0x1F, 26)
#define GL_MDET_TX_TCLAN_VALID_S		31
#define GL_MDET_TX_TCLAN_VALID_M		BIT(31)
#define GL_MDET_TX_TDPU				0x00049350 /* Reset Source: CORER */
#define GL_MDET_TX_TDPU_QNUM_S			0
#define GL_MDET_TX_TDPU_QNUM_M			MAKEMASK(0x7FFF, 0)
#define GL_MDET_TX_TDPU_VF_NUM_S		15
#define GL_MDET_TX_TDPU_VF_NUM_M		MAKEMASK(0xFF, 15)
#define GL_MDET_TX_TDPU_PF_NUM_S		23
#define GL_MDET_TX_TDPU_PF_NUM_M		MAKEMASK(0x7, 23)
#define GL_MDET_TX_TDPU_MAL_TYPE_S		26
#define GL_MDET_TX_TDPU_MAL_TYPE_M		MAKEMASK(0x1F, 26)
#define GL_MDET_TX_TDPU_VALID_S			31
#define GL_MDET_TX_TDPU_VALID_M			BIT(31)
#define GLRLAN_MDET				0x00294200 /* Reset Source: CORER */
#define GLRLAN_MDET_PCKT_EXTRCT_ERR_S		0
#define GLRLAN_MDET_PCKT_EXTRCT_ERR_M		BIT(0)
#define PF_MDET_RX				0x00294280 /* Reset Source: CORER */
#define PF_MDET_RX_VALID_S			0
#define PF_MDET_RX_VALID_M			BIT(0)
#define PF_MDET_TX_PQM				0x002D2C80 /* Reset Source: CORER */
#define PF_MDET_TX_PQM_VALID_S			0
#define PF_MDET_TX_PQM_VALID_M			BIT(0)
#define PF_MDET_TX_TCLAN			0x000FC000 /* Reset Source: CORER */
#define PF_MDET_TX_TCLAN_VALID_S		0
#define PF_MDET_TX_TCLAN_VALID_M		BIT(0)
#define PF_MDET_TX_TDPU				0x00040800 /* Reset Source: CORER */
#define PF_MDET_TX_TDPU_VALID_S			0
#define PF_MDET_TX_TDPU_VALID_M			BIT(0)
#define VP_MDET_RX(_VF)				(0x00294400 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VP_MDET_RX_MAX_INDEX			255
#define VP_MDET_RX_VALID_S			0
#define VP_MDET_RX_VALID_M			BIT(0)
#define VP_MDET_TX_PQM(_VF)			(0x002D2000 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VP_MDET_TX_PQM_MAX_INDEX		255
#define VP_MDET_TX_PQM_VALID_S			0
#define VP_MDET_TX_PQM_VALID_M			BIT(0)
#define VP_MDET_TX_TCLAN(_VF)			(0x000FB800 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VP_MDET_TX_TCLAN_MAX_INDEX		255
#define VP_MDET_TX_TCLAN_VALID_S		0
#define VP_MDET_TX_TCLAN_VALID_M		BIT(0)
#define VP_MDET_TX_TDPU(_VF)			(0x00040000 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VP_MDET_TX_TDPU_MAX_INDEX		255
#define VP_MDET_TX_TDPU_VALID_S			0
#define VP_MDET_TX_TDPU_VALID_M			BIT(0)
#define GENERAL_MNG_FW_DBG_CSR(_i)		(0x000B6180 + ((_i) * 4)) /* _i=0...9 */ /* Reset Source: POR */
#define GENERAL_MNG_FW_DBG_CSR_MAX_INDEX	9
#define GENERAL_MNG_FW_DBG_CSR_GENERAL_FW_DBG_S	0
#define GENERAL_MNG_FW_DBG_CSR_GENERAL_FW_DBG_M	MAKEMASK(0xFFFFFFFF, 0)
#define GL_FWRESETCNT				0x00083100 /* Reset Source: POR */
#define GL_FWRESETCNT_FWRESETCNT_S		0
#define GL_FWRESETCNT_FWRESETCNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_MNG_FW_RAM_STAT			0x0008309C /* Reset Source: POR */
#define GL_MNG_FW_RAM_STAT_FW_RAM_RST_STAT_S	0
#define GL_MNG_FW_RAM_STAT_FW_RAM_RST_STAT_M	BIT(0)
#define GL_MNG_FW_RAM_STAT_MNG_MEM_ECC_ERR_S	1
#define GL_MNG_FW_RAM_STAT_MNG_MEM_ECC_ERR_M	BIT(1)
#define GL_MNG_FWSM				0x000B6134 /* Reset Source: POR */
#define GL_MNG_FWSM_FW_LOADING_M		BIT(30)
#define GL_MNG_FWSM_FW_MODES_S			0
#define GL_MNG_FWSM_FW_MODES_M			MAKEMASK(0x7, 0)
#define GL_MNG_FWSM_RSV0_S			3
#define GL_MNG_FWSM_RSV0_M			MAKEMASK(0x7F, 3)
#define GL_MNG_FWSM_EEP_RELOAD_IND_S		10
#define GL_MNG_FWSM_EEP_RELOAD_IND_M		BIT(10)
#define GL_MNG_FWSM_RSV1_S			11
#define GL_MNG_FWSM_RSV1_M			MAKEMASK(0xF, 11)
#define GL_MNG_FWSM_RSV2_S			15
#define GL_MNG_FWSM_RSV2_M			BIT(15)
#define GL_MNG_FWSM_PCIR_AL_FAILURE_S		16
#define GL_MNG_FWSM_PCIR_AL_FAILURE_M		BIT(16)
#define GL_MNG_FWSM_POR_AL_FAILURE_S		17
#define GL_MNG_FWSM_POR_AL_FAILURE_M		BIT(17)
#define GL_MNG_FWSM_RSV3_S			18
#define GL_MNG_FWSM_RSV3_M			BIT(18)
#define GL_MNG_FWSM_EXT_ERR_IND_S		19
#define GL_MNG_FWSM_EXT_ERR_IND_M		MAKEMASK(0x3F, 19)
#define GL_MNG_FWSM_RSV4_S			25
#define GL_MNG_FWSM_RSV4_M			BIT(25)
#define GL_MNG_FWSM_RESERVED_11_S		26
#define GL_MNG_FWSM_RESERVED_11_M		MAKEMASK(0xF, 26)
#define GL_MNG_FWSM_RSV5_S			30
#define GL_MNG_FWSM_RSV5_M			MAKEMASK(0x3, 30)
#define GL_MNG_HWARB_CTRL			0x000B6130 /* Reset Source: POR */
#define GL_MNG_HWARB_CTRL_NCSI_ARB_EN_S		0
#define GL_MNG_HWARB_CTRL_NCSI_ARB_EN_M		BIT(0)
#define GL_MNG_SHA_EXTEND(_i)			(0x00083120 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: EMPR */
#define GL_MNG_SHA_EXTEND_MAX_INDEX		7
#define GL_MNG_SHA_EXTEND_GL_MNG_SHA_EXTEND_S	0
#define GL_MNG_SHA_EXTEND_GL_MNG_SHA_EXTEND_M	MAKEMASK(0xFFFFFFFF, 0)
#define GL_MNG_SHA_EXTEND_ROM(_i)		(0x00083160 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: EMPR */
#define GL_MNG_SHA_EXTEND_ROM_MAX_INDEX		7
#define GL_MNG_SHA_EXTEND_ROM_GL_MNG_SHA_EXTEND_ROM_S 0
#define GL_MNG_SHA_EXTEND_ROM_GL_MNG_SHA_EXTEND_ROM_M MAKEMASK(0xFFFFFFFF, 0)
#define GL_MNG_SHA_EXTEND_STATUS		0x00083148 /* Reset Source: EMPR */
#define GL_MNG_SHA_EXTEND_STATUS_STAGE_S	0
#define GL_MNG_SHA_EXTEND_STATUS_STAGE_M	MAKEMASK(0x7, 0)
#define GL_MNG_SHA_EXTEND_STATUS_FW_HALTED_S	30
#define GL_MNG_SHA_EXTEND_STATUS_FW_HALTED_M	BIT(30)
#define GL_MNG_SHA_EXTEND_STATUS_DONE_S		31
#define GL_MNG_SHA_EXTEND_STATUS_DONE_M		BIT(31)
#define GL_SWT_PRT2MDEF(_i)			(0x00216018 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: POR */
#define GL_SWT_PRT2MDEF_MAX_INDEX		31
#define GL_SWT_PRT2MDEF_MDEFIDX_S		0
#define GL_SWT_PRT2MDEF_MDEFIDX_M		MAKEMASK(0x7, 0)
#define GL_SWT_PRT2MDEF_MDEFENA_S		31
#define GL_SWT_PRT2MDEF_MDEFENA_M		BIT(31)
#define PRT_MNG_MANC				0x00214720 /* Reset Source: POR */
#define PRT_MNG_MANC_FLOW_CONTROL_DISCARD_S	0
#define PRT_MNG_MANC_FLOW_CONTROL_DISCARD_M	BIT(0)
#define PRT_MNG_MANC_NCSI_DISCARD_S		1
#define PRT_MNG_MANC_NCSI_DISCARD_M		BIT(1)
#define PRT_MNG_MANC_RCV_TCO_EN_S		17
#define PRT_MNG_MANC_RCV_TCO_EN_M		BIT(17)
#define PRT_MNG_MANC_RCV_ALL_S			19
#define PRT_MNG_MANC_RCV_ALL_M			BIT(19)
#define PRT_MNG_MANC_FIXED_NET_TYPE_S		25
#define PRT_MNG_MANC_FIXED_NET_TYPE_M		BIT(25)
#define PRT_MNG_MANC_NET_TYPE_S			26
#define PRT_MNG_MANC_NET_TYPE_M			BIT(26)
#define PRT_MNG_MANC_EN_BMC2OS_S		28
#define PRT_MNG_MANC_EN_BMC2OS_M		BIT(28)
#define PRT_MNG_MANC_EN_BMC2NET_S		29
#define PRT_MNG_MANC_EN_BMC2NET_M		BIT(29)
#define PRT_MNG_MAVTV(_i)			(0x00214780 + ((_i) * 32)) /* _i=0...7 */ /* Reset Source: POR */
#define PRT_MNG_MAVTV_MAX_INDEX			7
#define PRT_MNG_MAVTV_VID_S			0
#define PRT_MNG_MAVTV_VID_M			MAKEMASK(0xFFF, 0)
#define PRT_MNG_MDEF(_i)			(0x00214880 + ((_i) * 32)) /* _i=0...7 */ /* Reset Source: POR */
#define PRT_MNG_MDEF_MAX_INDEX			7
#define PRT_MNG_MDEF_MAC_EXACT_AND_S		0
#define PRT_MNG_MDEF_MAC_EXACT_AND_M		MAKEMASK(0xF, 0)
#define PRT_MNG_MDEF_BROADCAST_AND_S		4
#define PRT_MNG_MDEF_BROADCAST_AND_M		BIT(4)
#define PRT_MNG_MDEF_VLAN_AND_S			5
#define PRT_MNG_MDEF_VLAN_AND_M			MAKEMASK(0xFF, 5)
#define PRT_MNG_MDEF_IPV4_ADDRESS_AND_S		13
#define PRT_MNG_MDEF_IPV4_ADDRESS_AND_M		MAKEMASK(0xF, 13)
#define PRT_MNG_MDEF_IPV6_ADDRESS_AND_S		17
#define PRT_MNG_MDEF_IPV6_ADDRESS_AND_M		MAKEMASK(0xF, 17)
#define PRT_MNG_MDEF_MAC_EXACT_OR_S		21
#define PRT_MNG_MDEF_MAC_EXACT_OR_M		MAKEMASK(0xF, 21)
#define PRT_MNG_MDEF_BROADCAST_OR_S		25
#define PRT_MNG_MDEF_BROADCAST_OR_M		BIT(25)
#define PRT_MNG_MDEF_MULTICAST_AND_S		26
#define PRT_MNG_MDEF_MULTICAST_AND_M		BIT(26)
#define PRT_MNG_MDEF_ARP_REQUEST_OR_S		27
#define PRT_MNG_MDEF_ARP_REQUEST_OR_M		BIT(27)
#define PRT_MNG_MDEF_ARP_RESPONSE_OR_S		28
#define PRT_MNG_MDEF_ARP_RESPONSE_OR_M		BIT(28)
#define PRT_MNG_MDEF_NEIGHBOR_DISCOVERY_134_OR_S 29
#define PRT_MNG_MDEF_NEIGHBOR_DISCOVERY_134_OR_M BIT(29)
#define PRT_MNG_MDEF_PORT_0X298_OR_S		30
#define PRT_MNG_MDEF_PORT_0X298_OR_M		BIT(30)
#define PRT_MNG_MDEF_PORT_0X26F_OR_S		31
#define PRT_MNG_MDEF_PORT_0X26F_OR_M		BIT(31)
#define PRT_MNG_MDEF_EXT(_i)			(0x00214A00 + ((_i) * 32)) /* _i=0...7 */ /* Reset Source: POR */
#define PRT_MNG_MDEF_EXT_MAX_INDEX		7
#define PRT_MNG_MDEF_EXT_L2_ETHERTYPE_AND_S	0
#define PRT_MNG_MDEF_EXT_L2_ETHERTYPE_AND_M	MAKEMASK(0xF, 0)
#define PRT_MNG_MDEF_EXT_L2_ETHERTYPE_OR_S	4
#define PRT_MNG_MDEF_EXT_L2_ETHERTYPE_OR_M	MAKEMASK(0xF, 4)
#define PRT_MNG_MDEF_EXT_FLEX_PORT_OR_S		8
#define PRT_MNG_MDEF_EXT_FLEX_PORT_OR_M		MAKEMASK(0xFFFF, 8)
#define PRT_MNG_MDEF_EXT_FLEX_TCO_S		24
#define PRT_MNG_MDEF_EXT_FLEX_TCO_M		BIT(24)
#define PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_135_OR_S 25
#define PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_135_OR_M BIT(25)
#define PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_136_OR_S 26
#define PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_136_OR_M BIT(26)
#define PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_137_OR_S 27
#define PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_137_OR_M BIT(27)
#define PRT_MNG_MDEF_EXT_ICMP_OR_S		28
#define PRT_MNG_MDEF_EXT_ICMP_OR_M		BIT(28)
#define PRT_MNG_MDEF_EXT_MLD_S			29
#define PRT_MNG_MDEF_EXT_MLD_M			BIT(29)
#define PRT_MNG_MDEF_EXT_APPLY_TO_NETWORK_TRAFFIC_S 30
#define PRT_MNG_MDEF_EXT_APPLY_TO_NETWORK_TRAFFIC_M BIT(30)
#define PRT_MNG_MDEF_EXT_APPLY_TO_HOST_TRAFFIC_S 31
#define PRT_MNG_MDEF_EXT_APPLY_TO_HOST_TRAFFIC_M BIT(31)
#define PRT_MNG_MDEFVSI(_i)			(0x00214980 + ((_i) * 32)) /* _i=0...3 */ /* Reset Source: POR */
#define PRT_MNG_MDEFVSI_MAX_INDEX		3
#define PRT_MNG_MDEFVSI_MDEFVSI_2N_S		0
#define PRT_MNG_MDEFVSI_MDEFVSI_2N_M		MAKEMASK(0xFFFF, 0)
#define PRT_MNG_MDEFVSI_MDEFVSI_2NP1_S		16
#define PRT_MNG_MDEFVSI_MDEFVSI_2NP1_M		MAKEMASK(0xFFFF, 16)
#define PRT_MNG_METF(_i)			(0x00214120 + ((_i) * 32)) /* _i=0...3 */ /* Reset Source: POR */
#define PRT_MNG_METF_MAX_INDEX			3
#define PRT_MNG_METF_ETYPE_S			0
#define PRT_MNG_METF_ETYPE_M			MAKEMASK(0xFFFF, 0)
#define PRT_MNG_METF_POLARITY_S			30
#define PRT_MNG_METF_POLARITY_M			BIT(30)
#define PRT_MNG_MFUTP(_i)			(0x00214320 + ((_i) * 32)) /* _i=0...15 */ /* Reset Source: POR */
#define PRT_MNG_MFUTP_MAX_INDEX			15
#define PRT_MNG_MFUTP_MFUTP_N_S			0
#define PRT_MNG_MFUTP_MFUTP_N_M			MAKEMASK(0xFFFF, 0)
#define PRT_MNG_MFUTP_UDP_S			16
#define PRT_MNG_MFUTP_UDP_M			BIT(16)
#define PRT_MNG_MFUTP_TCP_S			17
#define PRT_MNG_MFUTP_TCP_M			BIT(17)
#define PRT_MNG_MFUTP_SOURCE_DESTINATION_S	18
#define PRT_MNG_MFUTP_SOURCE_DESTINATION_M	BIT(18)
#define PRT_MNG_MIPAF4(_i)			(0x002141A0 + ((_i) * 32)) /* _i=0...3 */ /* Reset Source: POR */
#define PRT_MNG_MIPAF4_MAX_INDEX		3
#define PRT_MNG_MIPAF4_MIPAF_S			0
#define PRT_MNG_MIPAF4_MIPAF_M			MAKEMASK(0xFFFFFFFF, 0)
#define PRT_MNG_MIPAF6(_i)			(0x00214520 + ((_i) * 32)) /* _i=0...15 */ /* Reset Source: POR */
#define PRT_MNG_MIPAF6_MAX_INDEX		15
#define PRT_MNG_MIPAF6_MIPAF_S			0
#define PRT_MNG_MIPAF6_MIPAF_M			MAKEMASK(0xFFFFFFFF, 0)
#define PRT_MNG_MMAH(_i)			(0x00214220 + ((_i) * 32)) /* _i=0...3 */ /* Reset Source: POR */
#define PRT_MNG_MMAH_MAX_INDEX			3
#define PRT_MNG_MMAH_MMAH_S			0
#define PRT_MNG_MMAH_MMAH_M			MAKEMASK(0xFFFF, 0)
#define PRT_MNG_MMAL(_i)			(0x002142A0 + ((_i) * 32)) /* _i=0...3 */ /* Reset Source: POR */
#define PRT_MNG_MMAL_MAX_INDEX			3
#define PRT_MNG_MMAL_MMAL_S			0
#define PRT_MNG_MMAL_MMAL_M			MAKEMASK(0xFFFFFFFF, 0)
#define PRT_MNG_MNGONLY				0x00214740 /* Reset Source: POR */
#define PRT_MNG_MNGONLY_EXCLUSIVE_TO_MANAGEABILITY_S 0
#define PRT_MNG_MNGONLY_EXCLUSIVE_TO_MANAGEABILITY_M MAKEMASK(0xFF, 0)
#define PRT_MNG_MSFM				0x00214760 /* Reset Source: POR */
#define PRT_MNG_MSFM_PORT_26F_UDP_S		0
#define PRT_MNG_MSFM_PORT_26F_UDP_M		BIT(0)
#define PRT_MNG_MSFM_PORT_26F_TCP_S		1
#define PRT_MNG_MSFM_PORT_26F_TCP_M		BIT(1)
#define PRT_MNG_MSFM_PORT_298_UDP_S		2
#define PRT_MNG_MSFM_PORT_298_UDP_M		BIT(2)
#define PRT_MNG_MSFM_PORT_298_TCP_S		3
#define PRT_MNG_MSFM_PORT_298_TCP_M		BIT(3)
#define PRT_MNG_MSFM_IPV6_0_MASK_S		4
#define PRT_MNG_MSFM_IPV6_0_MASK_M		BIT(4)
#define PRT_MNG_MSFM_IPV6_1_MASK_S		5
#define PRT_MNG_MSFM_IPV6_1_MASK_M		BIT(5)
#define PRT_MNG_MSFM_IPV6_2_MASK_S		6
#define PRT_MNG_MSFM_IPV6_2_MASK_M		BIT(6)
#define PRT_MNG_MSFM_IPV6_3_MASK_S		7
#define PRT_MNG_MSFM_IPV6_3_MASK_M		BIT(7)
#define MSIX_PBA_PAGE(_i)			(0x02E08000 + ((_i) * 4)) /* _i=0...63 */ /* Reset Source: FLR */
#define MSIX_PBA_PAGE_MAX_INDEX			63
#define MSIX_PBA_PAGE_PENBIT_S			0
#define MSIX_PBA_PAGE_PENBIT_M			MAKEMASK(0xFFFFFFFF, 0)
#define MSIX_PBA1(_i)				(0x00008000 + ((_i) * 4)) /* _i=0...63 */ /* Reset Source: FLR */
#define MSIX_PBA1_MAX_INDEX			63
#define MSIX_PBA1_PENBIT_S			0
#define MSIX_PBA1_PENBIT_M			MAKEMASK(0xFFFFFFFF, 0)
#define MSIX_TADD_PAGE(_i)			(0x02E00000 + ((_i) * 16)) /* _i=0...2047 */ /* Reset Source: FLR */
#define MSIX_TADD_PAGE_MAX_INDEX		2047
#define MSIX_TADD_PAGE_MSIXTADD10_S		0
#define MSIX_TADD_PAGE_MSIXTADD10_M		MAKEMASK(0x3, 0)
#define MSIX_TADD_PAGE_MSIXTADD_S		2
#define MSIX_TADD_PAGE_MSIXTADD_M		MAKEMASK(0x3FFFFFFF, 2)
#define MSIX_TADD1(_i)				(0x00000000 + ((_i) * 16)) /* _i=0...2047 */ /* Reset Source: FLR */
#define MSIX_TADD1_MAX_INDEX			2047
#define MSIX_TADD1_MSIXTADD10_S			0
#define MSIX_TADD1_MSIXTADD10_M			MAKEMASK(0x3, 0)
#define MSIX_TADD1_MSIXTADD_S			2
#define MSIX_TADD1_MSIXTADD_M			MAKEMASK(0x3FFFFFFF, 2)
#define MSIX_TMSG(_i)				(0x00000008 + ((_i) * 16)) /* _i=0...2047 */ /* Reset Source: FLR */
#define MSIX_TMSG_MAX_INDEX			2047
#define MSIX_TMSG_MSIXTMSG_S			0
#define MSIX_TMSG_MSIXTMSG_M			MAKEMASK(0xFFFFFFFF, 0)
#define MSIX_TMSG_PAGE(_i)			(0x02E00008 + ((_i) * 16)) /* _i=0...2047 */ /* Reset Source: FLR */
#define MSIX_TMSG_PAGE_MAX_INDEX		2047
#define MSIX_TMSG_PAGE_MSIXTMSG_S		0
#define MSIX_TMSG_PAGE_MSIXTMSG_M		MAKEMASK(0xFFFFFFFF, 0)
#define MSIX_TUADD_PAGE(_i)			(0x02E00004 + ((_i) * 16)) /* _i=0...2047 */ /* Reset Source: FLR */
#define MSIX_TUADD_PAGE_MAX_INDEX		2047
#define MSIX_TUADD_PAGE_MSIXTUADD_S		0
#define MSIX_TUADD_PAGE_MSIXTUADD_M		MAKEMASK(0xFFFFFFFF, 0)
#define MSIX_TUADD1(_i)				(0x00000004 + ((_i) * 16)) /* _i=0...2047 */ /* Reset Source: FLR */
#define MSIX_TUADD1_MAX_INDEX			2047
#define MSIX_TUADD1_MSIXTUADD_S			0
#define MSIX_TUADD1_MSIXTUADD_M			MAKEMASK(0xFFFFFFFF, 0)
#define MSIX_TVCTRL_PAGE(_i)			(0x02E0000C + ((_i) * 16)) /* _i=0...2047 */ /* Reset Source: FLR */
#define MSIX_TVCTRL_PAGE_MAX_INDEX		2047
#define MSIX_TVCTRL_PAGE_MASK_S			0
#define MSIX_TVCTRL_PAGE_MASK_M			BIT(0)
#define MSIX_TVCTRL1(_i)			(0x0000000C + ((_i) * 16)) /* _i=0...2047 */ /* Reset Source: FLR */
#define MSIX_TVCTRL1_MAX_INDEX			2047
#define MSIX_TVCTRL1_MASK_S			0
#define MSIX_TVCTRL1_MASK_M			BIT(0)
#define GLNVM_AL_DONE_HLP			0x000824C4 /* Reset Source: POR */
#define GLNVM_AL_DONE_HLP_HLP_CORER_S		0
#define GLNVM_AL_DONE_HLP_HLP_CORER_M		BIT(0)
#define GLNVM_AL_DONE_HLP_HLP_FULLR_S		1
#define GLNVM_AL_DONE_HLP_HLP_FULLR_M		BIT(1)
#define GLNVM_ALTIMERS				0x000B6140 /* Reset Source: POR */
#define GLNVM_ALTIMERS_PCI_ALTIMER_S		0
#define GLNVM_ALTIMERS_PCI_ALTIMER_M		MAKEMASK(0xFFF, 0)
#define GLNVM_ALTIMERS_GEN_ALTIMER_S		12
#define GLNVM_ALTIMERS_GEN_ALTIMER_M		MAKEMASK(0xFFFFF, 12)
#define GLNVM_FLA				0x000B6108 /* Reset Source: POR */
#define GLNVM_FLA_LOCKED_S			6
#define GLNVM_FLA_LOCKED_M			BIT(6)
#define GLNVM_GENS				0x000B6100 /* Reset Source: POR */
#define GLNVM_GENS_NVM_PRES_S			0
#define GLNVM_GENS_NVM_PRES_M			BIT(0)
#define GLNVM_GENS_SR_SIZE_S			5
#define GLNVM_GENS_SR_SIZE_M			MAKEMASK(0x7, 5)
#define GLNVM_GENS_BANK1VAL_S			8
#define GLNVM_GENS_BANK1VAL_M			BIT(8)
#define GLNVM_GENS_ALT_PRST_S			23
#define GLNVM_GENS_ALT_PRST_M			BIT(23)
#define GLNVM_GENS_FL_AUTO_RD_S			25
#define GLNVM_GENS_FL_AUTO_RD_M			BIT(25)
#define GLNVM_PROTCSR(_i)			(0x000B6010 + ((_i) * 4)) /* _i=0...59 */ /* Reset Source: POR */
#define GLNVM_PROTCSR_MAX_INDEX			59
#define GLNVM_PROTCSR_ADDR_BLOCK_S		0
#define GLNVM_PROTCSR_ADDR_BLOCK_M		MAKEMASK(0xFFFFFF, 0)
#define GLNVM_ULD				0x000B6008 /* Reset Source: POR */
#define GLNVM_ULD_PCIER_DONE_S			0
#define GLNVM_ULD_PCIER_DONE_M			BIT(0)
#define GLNVM_ULD_PCIER_DONE_1_S		1
#define GLNVM_ULD_PCIER_DONE_1_M		BIT(1)
#define GLNVM_ULD_CORER_DONE_S			3
#define GLNVM_ULD_CORER_DONE_M			BIT(3)
#define GLNVM_ULD_GLOBR_DONE_S			4
#define GLNVM_ULD_GLOBR_DONE_M			BIT(4)
#define GLNVM_ULD_POR_DONE_S			5
#define GLNVM_ULD_POR_DONE_M			BIT(5)
#define GLNVM_ULD_POR_DONE_1_S			8
#define GLNVM_ULD_POR_DONE_1_M			BIT(8)
#define GLNVM_ULD_PCIER_DONE_2_S		9
#define GLNVM_ULD_PCIER_DONE_2_M		BIT(9)
#define GLNVM_ULD_PE_DONE_S			10
#define GLNVM_ULD_PE_DONE_M			BIT(10)
#define GLNVM_ULD_HLP_CORE_DONE_S		11
#define GLNVM_ULD_HLP_CORE_DONE_M		BIT(11)
#define GLNVM_ULD_HLP_FULL_DONE_S		12
#define GLNVM_ULD_HLP_FULL_DONE_M		BIT(12)
#define GLNVM_ULT				0x000B6154 /* Reset Source: POR */
#define GLNVM_ULT_CONF_PCIR_AE_S		0
#define GLNVM_ULT_CONF_PCIR_AE_M		BIT(0)
#define GLNVM_ULT_CONF_PCIRTL_AE_S		1
#define GLNVM_ULT_CONF_PCIRTL_AE_M		BIT(1)
#define GLNVM_ULT_RESERVED_1_S			2
#define GLNVM_ULT_RESERVED_1_M			BIT(2)
#define GLNVM_ULT_CONF_CORE_AE_S		3
#define GLNVM_ULT_CONF_CORE_AE_M		BIT(3)
#define GLNVM_ULT_CONF_GLOBAL_AE_S		4
#define GLNVM_ULT_CONF_GLOBAL_AE_M		BIT(4)
#define GLNVM_ULT_CONF_POR_AE_S			5
#define GLNVM_ULT_CONF_POR_AE_M			BIT(5)
#define GLNVM_ULT_RESERVED_2_S			6
#define GLNVM_ULT_RESERVED_2_M			BIT(6)
#define GLNVM_ULT_RESERVED_3_S			7
#define GLNVM_ULT_RESERVED_3_M			BIT(7)
#define GLNVM_ULT_RESERVED_5_S			8
#define GLNVM_ULT_RESERVED_5_M			BIT(8)
#define GLNVM_ULT_CONF_PCIALT_AE_S		9
#define GLNVM_ULT_CONF_PCIALT_AE_M		BIT(9)
#define GLNVM_ULT_CONF_PE_AE_S			10
#define GLNVM_ULT_CONF_PE_AE_M			BIT(10)
#define GLNVM_ULT_RESERVED_4_S			11
#define GLNVM_ULT_RESERVED_4_M			MAKEMASK(0x1FFFFF, 11)
#define GL_COTF_MARKER_STATUS			0x00200200 /* Reset Source: CORER */
#define GL_COTF_MARKER_STATUS_MRKR_BUSY_S	0
#define GL_COTF_MARKER_STATUS_MRKR_BUSY_M	MAKEMASK(0xFF, 0)
#define GL_COTF_MARKER_TRIG_RCU_PRS(_i)		(0x002001D4 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GL_COTF_MARKER_TRIG_RCU_PRS_MAX_INDEX	7
#define GL_COTF_MARKER_TRIG_RCU_PRS_SET_RST_S	0
#define GL_COTF_MARKER_TRIG_RCU_PRS_SET_RST_M	BIT(0)
#define GL_PRS_MARKER_ERROR			0x00200204 /* Reset Source: CORER */
#define GL_PRS_MARKER_ERROR_XLR_CFG_ERR_S	0
#define GL_PRS_MARKER_ERROR_XLR_CFG_ERR_M	BIT(0)
#define GL_PRS_MARKER_ERROR_QH_CFG_ERR_S	1
#define GL_PRS_MARKER_ERROR_QH_CFG_ERR_M	BIT(1)
#define GL_PRS_MARKER_ERROR_COTF_CFG_ERR_S	2
#define GL_PRS_MARKER_ERROR_COTF_CFG_ERR_M	BIT(2)
#define GL_PRS_RX_PIPE_INIT0(_i)		(0x0020000C + ((_i) * 4)) /* _i=0...6 */ /* Reset Source: CORER */
#define GL_PRS_RX_PIPE_INIT0_MAX_INDEX		6
#define GL_PRS_RX_PIPE_INIT0_GPCSR_INIT_S	0
#define GL_PRS_RX_PIPE_INIT0_GPCSR_INIT_M	MAKEMASK(0xFFFF, 0)
#define GL_PRS_RX_PIPE_INIT1			0x00200028 /* Reset Source: CORER */
#define GL_PRS_RX_PIPE_INIT1_GPCSR_INIT_S	0
#define GL_PRS_RX_PIPE_INIT1_GPCSR_INIT_M	MAKEMASK(0xFFFF, 0)
#define GL_PRS_RX_PIPE_INIT2			0x0020002C /* Reset Source: CORER */
#define GL_PRS_RX_PIPE_INIT2_GPCSR_INIT_S	0
#define GL_PRS_RX_PIPE_INIT2_GPCSR_INIT_M	MAKEMASK(0xFFFF, 0)
#define GL_PRS_RX_SIZE_CTRL			0x00200004 /* Reset Source: CORER */
#define GL_PRS_RX_SIZE_CTRL_MIN_SIZE_S		0
#define GL_PRS_RX_SIZE_CTRL_MIN_SIZE_M		MAKEMASK(0x3FF, 0)
#define GL_PRS_RX_SIZE_CTRL_MIN_SIZE_EN_S	15
#define GL_PRS_RX_SIZE_CTRL_MIN_SIZE_EN_M	BIT(15)
#define GL_PRS_RX_SIZE_CTRL_MAX_SIZE_S		16
#define GL_PRS_RX_SIZE_CTRL_MAX_SIZE_M		MAKEMASK(0x3FF, 16)
#define GL_PRS_RX_SIZE_CTRL_MAX_SIZE_EN_S	31
#define GL_PRS_RX_SIZE_CTRL_MAX_SIZE_EN_M	BIT(31)
#define GL_PRS_TX_PIPE_INIT0(_i)		(0x00202018 + ((_i) * 4)) /* _i=0...6 */ /* Reset Source: CORER */
#define GL_PRS_TX_PIPE_INIT0_MAX_INDEX		6
#define GL_PRS_TX_PIPE_INIT0_GPCSR_INIT_S	0
#define GL_PRS_TX_PIPE_INIT0_GPCSR_INIT_M	MAKEMASK(0xFFFF, 0)
#define GL_PRS_TX_PIPE_INIT1			0x00202034 /* Reset Source: CORER */
#define GL_PRS_TX_PIPE_INIT1_GPCSR_INIT_S	0
#define GL_PRS_TX_PIPE_INIT1_GPCSR_INIT_M	MAKEMASK(0xFFFF, 0)
#define GL_PRS_TX_PIPE_INIT2			0x00202038 /* Reset Source: CORER */
#define GL_PRS_TX_PIPE_INIT2_GPCSR_INIT_S	0
#define GL_PRS_TX_PIPE_INIT2_GPCSR_INIT_M	MAKEMASK(0xFFFF, 0)
#define GL_PRS_TX_SIZE_CTRL			0x00202014 /* Reset Source: CORER */
#define GL_PRS_TX_SIZE_CTRL_MIN_SIZE_S		0
#define GL_PRS_TX_SIZE_CTRL_MIN_SIZE_M		MAKEMASK(0x3FF, 0)
#define GL_PRS_TX_SIZE_CTRL_MIN_SIZE_EN_S	15
#define GL_PRS_TX_SIZE_CTRL_MIN_SIZE_EN_M	BIT(15)
#define GL_PRS_TX_SIZE_CTRL_MAX_SIZE_S		16
#define GL_PRS_TX_SIZE_CTRL_MAX_SIZE_M		MAKEMASK(0x3FF, 16)
#define GL_PRS_TX_SIZE_CTRL_MAX_SIZE_EN_S	31
#define GL_PRS_TX_SIZE_CTRL_MAX_SIZE_EN_M	BIT(31)
#define GL_QH_MARKER_STATUS			0x002001FC /* Reset Source: CORER */
#define GL_QH_MARKER_STATUS_MRKR_BUSY_S		0
#define GL_QH_MARKER_STATUS_MRKR_BUSY_M		MAKEMASK(0xF, 0)
#define GL_QH_MARKER_TRIG_RCU_PRS(_i)		(0x002001C4 + ((_i) * 4)) /* _i=0...3 */ /* Reset Source: CORER */
#define GL_QH_MARKER_TRIG_RCU_PRS_MAX_INDEX	3
#define GL_QH_MARKER_TRIG_RCU_PRS_QPID_S	0
#define GL_QH_MARKER_TRIG_RCU_PRS_QPID_M	MAKEMASK(0x3FFFF, 0)
#define GL_QH_MARKER_TRIG_RCU_PRS_PE_TAG_S	18
#define GL_QH_MARKER_TRIG_RCU_PRS_PE_TAG_M	MAKEMASK(0xFF, 18)
#define GL_QH_MARKER_TRIG_RCU_PRS_PORT_NUM_S	26
#define GL_QH_MARKER_TRIG_RCU_PRS_PORT_NUM_M	MAKEMASK(0x7, 26)
#define GL_QH_MARKER_TRIG_RCU_PRS_SET_RST_S	31
#define GL_QH_MARKER_TRIG_RCU_PRS_SET_RST_M	BIT(31)
#define GL_RPRS_ANA_CSR_CTRL			0x00200708 /* Reset Source: CORER */
#define GL_RPRS_ANA_CSR_CTRL_SELECT_EN_S	0
#define GL_RPRS_ANA_CSR_CTRL_SELECT_EN_M	BIT(0)
#define GL_RPRS_ANA_CSR_CTRL_SELECTED_ANA_S	1
#define GL_RPRS_ANA_CSR_CTRL_SELECTED_ANA_M	BIT(1)
#define GL_TPRS_ANA_CSR_CTRL			0x00202100 /* Reset Source: CORER */
#define GL_TPRS_ANA_CSR_CTRL_SELECT_EN_S	0
#define GL_TPRS_ANA_CSR_CTRL_SELECT_EN_M	BIT(0)
#define GL_TPRS_ANA_CSR_CTRL_SELECTED_ANA_S	1
#define GL_TPRS_ANA_CSR_CTRL_SELECTED_ANA_M	BIT(1)
#define GL_TPRS_MNG_PM_THR			0x00202004 /* Reset Source: CORER */
#define GL_TPRS_MNG_PM_THR_MNG_PM_THR_S		0
#define GL_TPRS_MNG_PM_THR_MNG_PM_THR_M		MAKEMASK(0x3FFF, 0)
#define GL_TPRS_PM_CNT(_i)			(0x00202008 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GL_TPRS_PM_CNT_MAX_INDEX		1
#define GL_TPRS_PM_CNT_GL_PRS_PM_CNT_S		0
#define GL_TPRS_PM_CNT_GL_PRS_PM_CNT_M		MAKEMASK(0x3FFF, 0)
#define GL_TPRS_PM_THR				0x00202000 /* Reset Source: CORER */
#define GL_TPRS_PM_THR_PM_THR_S			0
#define GL_TPRS_PM_THR_PM_THR_M			MAKEMASK(0x3FFF, 0)
#define GL_XLR_MARKER_LOG_RCU_PRS(_i)		(0x00200208 + ((_i) * 4)) /* _i=0...63 */ /* Reset Source: CORER */
#define GL_XLR_MARKER_LOG_RCU_PRS_MAX_INDEX	63
#define GL_XLR_MARKER_LOG_RCU_PRS_XLR_TRIG_S	0
#define GL_XLR_MARKER_LOG_RCU_PRS_XLR_TRIG_M	MAKEMASK(0xFFFFFFFF, 0)
#define GL_XLR_MARKER_STATUS(_i)		(0x002001F4 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GL_XLR_MARKER_STATUS_MAX_INDEX		1
#define GL_XLR_MARKER_STATUS_MRKR_BUSY_S	0
#define GL_XLR_MARKER_STATUS_MRKR_BUSY_M	MAKEMASK(0xFFFFFFFF, 0)
#define GL_XLR_MARKER_TRIG_PE			0x005008C0 /* Reset Source: CORER */
#define GL_XLR_MARKER_TRIG_PE_VM_VF_NUM_S	0
#define GL_XLR_MARKER_TRIG_PE_VM_VF_NUM_M	MAKEMASK(0x3FF, 0)
#define GL_XLR_MARKER_TRIG_PE_VM_VF_TYPE_S	10
#define GL_XLR_MARKER_TRIG_PE_VM_VF_TYPE_M	MAKEMASK(0x3, 10)
#define GL_XLR_MARKER_TRIG_PE_PF_NUM_S		12
#define GL_XLR_MARKER_TRIG_PE_PF_NUM_M		MAKEMASK(0x7, 12)
#define GL_XLR_MARKER_TRIG_PE_PORT_NUM_S	16
#define GL_XLR_MARKER_TRIG_PE_PORT_NUM_M	MAKEMASK(0x7, 16)
#define GL_XLR_MARKER_TRIG_RCU_PRS		0x002001C0 /* Reset Source: CORER */
#define GL_XLR_MARKER_TRIG_RCU_PRS_VM_VF_NUM_S	0
#define GL_XLR_MARKER_TRIG_RCU_PRS_VM_VF_NUM_M	MAKEMASK(0x3FF, 0)
#define GL_XLR_MARKER_TRIG_RCU_PRS_VM_VF_TYPE_S	10
#define GL_XLR_MARKER_TRIG_RCU_PRS_VM_VF_TYPE_M	MAKEMASK(0x3, 10)
#define GL_XLR_MARKER_TRIG_RCU_PRS_PF_NUM_S	12
#define GL_XLR_MARKER_TRIG_RCU_PRS_PF_NUM_M	MAKEMASK(0x7, 12)
#define GL_XLR_MARKER_TRIG_RCU_PRS_PORT_NUM_S	16
#define GL_XLR_MARKER_TRIG_RCU_PRS_PORT_NUM_M	MAKEMASK(0x7, 16)
#define GL_CLKGATE_EVENTS			0x0009DE70 /* Reset Source: PERST */
#define GL_CLKGATE_EVENTS_PRIMARY_CLKGATE_EVENTS_S 0
#define GL_CLKGATE_EVENTS_PRIMARY_CLKGATE_EVENTS_M MAKEMASK(0xFFFF, 0)
#define GL_CLKGATE_EVENTS_SIDEBAND_CLKGATE_EVENTS_S 16
#define GL_CLKGATE_EVENTS_SIDEBAND_CLKGATE_EVENTS_M MAKEMASK(0xFFFF, 16)
#define GLPCI_BYTCTH_NP_C			0x000BFDA8 /* Reset Source: PCIR */
#define GLPCI_BYTCTH_NP_C_PCI_COUNT_BW_BCT_S	0
#define GLPCI_BYTCTH_NP_C_PCI_COUNT_BW_BCT_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPCI_BYTCTH_P				0x0009E970 /* Reset Source: PCIR */
#define GLPCI_BYTCTH_P_PCI_COUNT_BW_BCT_S	0
#define GLPCI_BYTCTH_P_PCI_COUNT_BW_BCT_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPCI_BYTCTL_NP_C			0x000BFDAC /* Reset Source: PCIR */
#define GLPCI_BYTCTL_NP_C_PCI_COUNT_BW_BCT_S	0
#define GLPCI_BYTCTL_NP_C_PCI_COUNT_BW_BCT_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPCI_BYTCTL_P				0x0009E994 /* Reset Source: PCIR */
#define GLPCI_BYTCTL_P_PCI_COUNT_BW_BCT_S	0
#define GLPCI_BYTCTL_P_PCI_COUNT_BW_BCT_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPCI_CAPCTRL				0x0009DE88 /* Reset Source: PCIR */
#define GLPCI_CAPCTRL_VPD_EN_S			0
#define GLPCI_CAPCTRL_VPD_EN_M			BIT(0)
#define GLPCI_CAPSUP				0x0009DE8C /* Reset Source: PCIR */
#define GLPCI_CAPSUP_PCIE_VER_S			0
#define GLPCI_CAPSUP_PCIE_VER_M			BIT(0)
#define GLPCI_CAPSUP_RESERVED_2_S		1
#define GLPCI_CAPSUP_RESERVED_2_M		BIT(1)
#define GLPCI_CAPSUP_LTR_EN_S			2
#define GLPCI_CAPSUP_LTR_EN_M			BIT(2)
#define GLPCI_CAPSUP_TPH_EN_S			3
#define GLPCI_CAPSUP_TPH_EN_M			BIT(3)
#define GLPCI_CAPSUP_ARI_EN_S			4
#define GLPCI_CAPSUP_ARI_EN_M			BIT(4)
#define GLPCI_CAPSUP_IOV_EN_S			5
#define GLPCI_CAPSUP_IOV_EN_M			BIT(5)
#define GLPCI_CAPSUP_ACS_EN_S			6
#define GLPCI_CAPSUP_ACS_EN_M			BIT(6)
#define GLPCI_CAPSUP_SEC_EN_S			7
#define GLPCI_CAPSUP_SEC_EN_M			BIT(7)
#define GLPCI_CAPSUP_PASID_EN_S			8
#define GLPCI_CAPSUP_PASID_EN_M			BIT(8)
#define GLPCI_CAPSUP_DLFE_EN_S			9
#define GLPCI_CAPSUP_DLFE_EN_M			BIT(9)
#define GLPCI_CAPSUP_GEN4_EXT_EN_S		10
#define GLPCI_CAPSUP_GEN4_EXT_EN_M		BIT(10)
#define GLPCI_CAPSUP_GEN4_MARG_EN_S		11
#define GLPCI_CAPSUP_GEN4_MARG_EN_M		BIT(11)
#define GLPCI_CAPSUP_ECRC_GEN_EN_S		16
#define GLPCI_CAPSUP_ECRC_GEN_EN_M		BIT(16)
#define GLPCI_CAPSUP_ECRC_CHK_EN_S		17
#define GLPCI_CAPSUP_ECRC_CHK_EN_M		BIT(17)
#define GLPCI_CAPSUP_IDO_EN_S			18
#define GLPCI_CAPSUP_IDO_EN_M			BIT(18)
#define GLPCI_CAPSUP_MSI_MASK_S			19
#define GLPCI_CAPSUP_MSI_MASK_M			BIT(19)
#define GLPCI_CAPSUP_CSR_CONF_EN_S		20
#define GLPCI_CAPSUP_CSR_CONF_EN_M		BIT(20)
#define GLPCI_CAPSUP_WAKUP_EN_S			21
#define GLPCI_CAPSUP_WAKUP_EN_M			BIT(21)
#define GLPCI_CAPSUP_LOAD_SUBSYS_ID_S		30
#define GLPCI_CAPSUP_LOAD_SUBSYS_ID_M		BIT(30)
#define GLPCI_CAPSUP_LOAD_DEV_ID_S		31
#define GLPCI_CAPSUP_LOAD_DEV_ID_M		BIT(31)
#define GLPCI_CNF				0x0009DEA0 /* Reset Source: POR */
#define GLPCI_CNF_FLEX10_S			1
#define GLPCI_CNF_FLEX10_M			BIT(1)
#define GLPCI_CNF_WAKE_PIN_EN_S			2
#define GLPCI_CNF_WAKE_PIN_EN_M			BIT(2)
#define GLPCI_CNF_MSIX_ECC_BLOCK_DISABLE_S	3
#define GLPCI_CNF_MSIX_ECC_BLOCK_DISABLE_M	BIT(3)
#define GLPCI_CNF2				0x000BE004 /* Reset Source: PCIR */
#define GLPCI_CNF2_RO_DIS_S			0
#define GLPCI_CNF2_RO_DIS_M			BIT(0)
#define GLPCI_CNF2_CACHELINE_SIZE_S		1
#define GLPCI_CNF2_CACHELINE_SIZE_M		BIT(1)
#define GLPCI_DREVID				0x0009E9AC /* Reset Source: PCIR */
#define GLPCI_DREVID_DEFAULT_REVID_S		0
#define GLPCI_DREVID_DEFAULT_REVID_M		MAKEMASK(0xFF, 0)
#define GLPCI_GSCL_1_NP_C			0x000BFDA4 /* Reset Source: PCIR */
#define GLPCI_GSCL_1_NP_C_RT_MODE_S		8
#define GLPCI_GSCL_1_NP_C_RT_MODE_M		BIT(8)
#define GLPCI_GSCL_1_NP_C_RT_EVENT_S		9
#define GLPCI_GSCL_1_NP_C_RT_EVENT_M		MAKEMASK(0x1F, 9)
#define GLPCI_GSCL_1_NP_C_PCI_COUNT_BW_EN_S	14
#define GLPCI_GSCL_1_NP_C_PCI_COUNT_BW_EN_M	BIT(14)
#define GLPCI_GSCL_1_NP_C_PCI_COUNT_BW_EV_S	15
#define GLPCI_GSCL_1_NP_C_PCI_COUNT_BW_EV_M	MAKEMASK(0x1F, 15)
#define GLPCI_GSCL_1_NP_C_GIO_COUNT_RESET_S	29
#define GLPCI_GSCL_1_NP_C_GIO_COUNT_RESET_M	BIT(29)
#define GLPCI_GSCL_1_NP_C_GIO_COUNT_STOP_S	30
#define GLPCI_GSCL_1_NP_C_GIO_COUNT_STOP_M	BIT(30)
#define GLPCI_GSCL_1_NP_C_GIO_COUNT_START_S	31
#define GLPCI_GSCL_1_NP_C_GIO_COUNT_START_M	BIT(31)
#define GLPCI_GSCL_1_P				0x0009E9B4 /* Reset Source: PCIR */
#define GLPCI_GSCL_1_P_GIO_COUNT_EN_0_S		0
#define GLPCI_GSCL_1_P_GIO_COUNT_EN_0_M		BIT(0)
#define GLPCI_GSCL_1_P_GIO_COUNT_EN_1_S		1
#define GLPCI_GSCL_1_P_GIO_COUNT_EN_1_M		BIT(1)
#define GLPCI_GSCL_1_P_GIO_COUNT_EN_2_S		2
#define GLPCI_GSCL_1_P_GIO_COUNT_EN_2_M		BIT(2)
#define GLPCI_GSCL_1_P_GIO_COUNT_EN_3_S		3
#define GLPCI_GSCL_1_P_GIO_COUNT_EN_3_M		BIT(3)
#define GLPCI_GSCL_1_P_LBC_ENABLE_0_S		4
#define GLPCI_GSCL_1_P_LBC_ENABLE_0_M		BIT(4)
#define GLPCI_GSCL_1_P_LBC_ENABLE_1_S		5
#define GLPCI_GSCL_1_P_LBC_ENABLE_1_M		BIT(5)
#define GLPCI_GSCL_1_P_LBC_ENABLE_2_S		6
#define GLPCI_GSCL_1_P_LBC_ENABLE_2_M		BIT(6)
#define GLPCI_GSCL_1_P_LBC_ENABLE_3_S		7
#define GLPCI_GSCL_1_P_LBC_ENABLE_3_M		BIT(7)
#define GLPCI_GSCL_1_P_PCI_COUNT_BW_EN_S	14
#define GLPCI_GSCL_1_P_PCI_COUNT_BW_EN_M	BIT(14)
#define GLPCI_GSCL_1_P_GIO_64_BIT_EN_S		28
#define GLPCI_GSCL_1_P_GIO_64_BIT_EN_M		BIT(28)
#define GLPCI_GSCL_1_P_GIO_COUNT_RESET_S	29
#define GLPCI_GSCL_1_P_GIO_COUNT_RESET_M	BIT(29)
#define GLPCI_GSCL_1_P_GIO_COUNT_STOP_S		30
#define GLPCI_GSCL_1_P_GIO_COUNT_STOP_M		BIT(30)
#define GLPCI_GSCL_1_P_GIO_COUNT_START_S	31
#define GLPCI_GSCL_1_P_GIO_COUNT_START_M	BIT(31)
#define GLPCI_GSCL_2				0x0009E998 /* Reset Source: PCIR */
#define GLPCI_GSCL_2_GIO_EVENT_NUM_0_S		0
#define GLPCI_GSCL_2_GIO_EVENT_NUM_0_M		MAKEMASK(0xFF, 0)
#define GLPCI_GSCL_2_GIO_EVENT_NUM_1_S		8
#define GLPCI_GSCL_2_GIO_EVENT_NUM_1_M		MAKEMASK(0xFF, 8)
#define GLPCI_GSCL_2_GIO_EVENT_NUM_2_S		16
#define GLPCI_GSCL_2_GIO_EVENT_NUM_2_M		MAKEMASK(0xFF, 16)
#define GLPCI_GSCL_2_GIO_EVENT_NUM_3_S		24
#define GLPCI_GSCL_2_GIO_EVENT_NUM_3_M		MAKEMASK(0xFF, 24)
#define GLPCI_GSCL_5_8(_i)			(0x0009E954 + ((_i) * 4)) /* _i=0...3 */ /* Reset Source: PCIR */
#define GLPCI_GSCL_5_8_MAX_INDEX		3
#define GLPCI_GSCL_5_8_LBC_THRESHOLD_N_S	0
#define GLPCI_GSCL_5_8_LBC_THRESHOLD_N_M	MAKEMASK(0xFFFF, 0)
#define GLPCI_GSCL_5_8_LBC_TIMER_N_S		16
#define GLPCI_GSCL_5_8_LBC_TIMER_N_M		MAKEMASK(0xFFFF, 16)
#define GLPCI_GSCN_0_3(_i)			(0x0009E99C + ((_i) * 4)) /* _i=0...3 */ /* Reset Source: PCIR */
#define GLPCI_GSCN_0_3_MAX_INDEX		3
#define GLPCI_GSCN_0_3_EVENT_COUNTER_S		0
#define GLPCI_GSCN_0_3_EVENT_COUNTER_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPCI_LATCT_NP_C			0x000BFDA0 /* Reset Source: PCIR */
#define GLPCI_LATCT_NP_C_PCI_LATENCY_COUNT_S	0
#define GLPCI_LATCT_NP_C_PCI_LATENCY_COUNT_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPCI_LBARCTRL				0x0009DE74 /* Reset Source: POR */
#define GLPCI_LBARCTRL_PREFBAR_S		0
#define GLPCI_LBARCTRL_PREFBAR_M		BIT(0)
#define GLPCI_LBARCTRL_BAR32_S			1
#define GLPCI_LBARCTRL_BAR32_M			BIT(1)
#define GLPCI_LBARCTRL_PAGES_SPACE_EN_PF_S	2
#define GLPCI_LBARCTRL_PAGES_SPACE_EN_PF_M	BIT(2)
#define GLPCI_LBARCTRL_FLASH_EXPOSE_S		3
#define GLPCI_LBARCTRL_FLASH_EXPOSE_M		BIT(3)
#define GLPCI_LBARCTRL_PE_DB_SIZE_S		4
#define GLPCI_LBARCTRL_PE_DB_SIZE_M		MAKEMASK(0x3, 4)
#define GLPCI_LBARCTRL_PAGES_SPACE_EN_VF_S	9
#define GLPCI_LBARCTRL_PAGES_SPACE_EN_VF_M	BIT(9)
#define GLPCI_LBARCTRL_EXROM_SIZE_S		11
#define GLPCI_LBARCTRL_EXROM_SIZE_M		MAKEMASK(0x7, 11)
#define GLPCI_LBARCTRL_VF_PE_DB_SIZE_S		14
#define GLPCI_LBARCTRL_VF_PE_DB_SIZE_M		MAKEMASK(0x3, 14)
#define GLPCI_LINKCAP				0x0009DE90 /* Reset Source: PCIR */
#define GLPCI_LINKCAP_LINK_SPEEDS_VECTOR_S	0
#define GLPCI_LINKCAP_LINK_SPEEDS_VECTOR_M	MAKEMASK(0x3F, 0)
#define GLPCI_LINKCAP_MAX_LINK_WIDTH_S		9
#define GLPCI_LINKCAP_MAX_LINK_WIDTH_M		MAKEMASK(0xF, 9)
#define GLPCI_NPQ_CFG				0x000BFD80 /* Reset Source: PCIR */
#define GLPCI_NPQ_CFG_EXTEND_TO_S		0
#define GLPCI_NPQ_CFG_EXTEND_TO_M		BIT(0)
#define GLPCI_NPQ_CFG_SMALL_TO_S		1
#define GLPCI_NPQ_CFG_SMALL_TO_M		BIT(1)
#define GLPCI_NPQ_CFG_WEIGHT_AVG_S		2
#define GLPCI_NPQ_CFG_WEIGHT_AVG_M		MAKEMASK(0xF, 2)
#define GLPCI_NPQ_CFG_NPQ_SPARE_S		6
#define GLPCI_NPQ_CFG_NPQ_SPARE_M		MAKEMASK(0x3FF, 6)
#define GLPCI_NPQ_CFG_NPQ_ERR_STAT_S		16
#define GLPCI_NPQ_CFG_NPQ_ERR_STAT_M		MAKEMASK(0xF, 16)
#define GLPCI_PKTCT_NP_C			0x000BFD9C /* Reset Source: PCIR */
#define GLPCI_PKTCT_NP_C_PCI_COUNT_BW_PCT_S	0
#define GLPCI_PKTCT_NP_C_PCI_COUNT_BW_PCT_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPCI_PKTCT_P				0x0009E9B0 /* Reset Source: PCIR */
#define GLPCI_PKTCT_P_PCI_COUNT_BW_PCT_S	0
#define GLPCI_PKTCT_P_PCI_COUNT_BW_PCT_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPCI_PMSUP				0x0009DE94 /* Reset Source: PCIR */
#define GLPCI_PMSUP_RESERVED_0_S		0
#define GLPCI_PMSUP_RESERVED_0_M		MAKEMASK(0x3, 0)
#define GLPCI_PMSUP_RESERVED_1_S		2
#define GLPCI_PMSUP_RESERVED_1_M		MAKEMASK(0x7, 2)
#define GLPCI_PMSUP_RESERVED_2_S		5
#define GLPCI_PMSUP_RESERVED_2_M		MAKEMASK(0x7, 5)
#define GLPCI_PMSUP_L0S_ACC_LAT_S		8
#define GLPCI_PMSUP_L0S_ACC_LAT_M		MAKEMASK(0x7, 8)
#define GLPCI_PMSUP_L1_ACC_LAT_S		11
#define GLPCI_PMSUP_L1_ACC_LAT_M		MAKEMASK(0x7, 11)
#define GLPCI_PMSUP_RESERVED_3_S		14
#define GLPCI_PMSUP_RESERVED_3_M		BIT(14)
#define GLPCI_PMSUP_OBFF_SUP_S			15
#define GLPCI_PMSUP_OBFF_SUP_M			MAKEMASK(0x3, 15)
#define GLPCI_PUSH_PE_IF_TO_STATUS		0x0009DF44 /* Reset Source: PCIR */
#define GLPCI_PUSH_PE_IF_TO_STATUS_GLPCI_PUSH_PE_IF_TO_STATUS_S 0
#define GLPCI_PUSH_PE_IF_TO_STATUS_GLPCI_PUSH_PE_IF_TO_STATUS_M BIT(0)
#define GLPCI_PWRDATA				0x0009DE7C /* Reset Source: PCIR */
#define GLPCI_PWRDATA_D0_POWER_S		0
#define GLPCI_PWRDATA_D0_POWER_M		MAKEMASK(0xFF, 0)
#define GLPCI_PWRDATA_COMM_POWER_S		8
#define GLPCI_PWRDATA_COMM_POWER_M		MAKEMASK(0xFF, 8)
#define GLPCI_PWRDATA_D3_POWER_S		16
#define GLPCI_PWRDATA_D3_POWER_M		MAKEMASK(0xFF, 16)
#define GLPCI_PWRDATA_DATA_SCALE_S		24
#define GLPCI_PWRDATA_DATA_SCALE_M		MAKEMASK(0x3, 24)
#define GLPCI_REVID				0x0009DE98 /* Reset Source: PCIR */
#define GLPCI_REVID_NVM_REVID_S			0
#define GLPCI_REVID_NVM_REVID_M			MAKEMASK(0xFF, 0)
#define GLPCI_SERH				0x0009DE84 /* Reset Source: PCIR */
#define GLPCI_SERH_SER_NUM_H_S			0
#define GLPCI_SERH_SER_NUM_H_M			MAKEMASK(0xFFFF, 0)
#define GLPCI_SERL				0x0009DE80 /* Reset Source: PCIR */
#define GLPCI_SERL_SER_NUM_L_S			0
#define GLPCI_SERL_SER_NUM_L_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPCI_SUBVENID				0x0009DEE8 /* Reset Source: PCIR */
#define GLPCI_SUBVENID_SUB_VEN_ID_S		0
#define GLPCI_SUBVENID_SUB_VEN_ID_M		MAKEMASK(0xFFFF, 0)
#define GLPCI_UPADD				0x000BE0D4 /* Reset Source: PCIR */
#define GLPCI_UPADD_ADDRESS_S			1
#define GLPCI_UPADD_ADDRESS_M			MAKEMASK(0x7FFFFFFF, 1)
#define GLPCI_VENDORID				0x0009DEC8 /* Reset Source: PCIR */
#define GLPCI_VENDORID_VENDORID_S		0
#define GLPCI_VENDORID_VENDORID_M		MAKEMASK(0xFFFF, 0)
#define GLPCI_VFSUP				0x0009DE9C /* Reset Source: PCIR */
#define GLPCI_VFSUP_VF_PREFETCH_S		0
#define GLPCI_VFSUP_VF_PREFETCH_M		BIT(0)
#define GLPCI_VFSUP_VR_BAR_TYPE_S		1
#define GLPCI_VFSUP_VR_BAR_TYPE_M		BIT(1)
#define GLPCI_WATMK_CLNT_PIPEMON		0x000BFD90 /* Reset Source: PCIR */
#define GLPCI_WATMK_CLNT_PIPEMON_DATA_LINES_S	0
#define GLPCI_WATMK_CLNT_PIPEMON_DATA_LINES_M	MAKEMASK(0xFFFF, 0)
#define PF_FUNC_RID				0x0009E880 /* Reset Source: PCIR */
#define PF_FUNC_RID_FUNCTION_NUMBER_S		0
#define PF_FUNC_RID_FUNCTION_NUMBER_M		MAKEMASK(0x7, 0)
#define PF_FUNC_RID_DEVICE_NUMBER_S		3
#define PF_FUNC_RID_DEVICE_NUMBER_M		MAKEMASK(0x1F, 3)
#define PF_FUNC_RID_BUS_NUMBER_S		8
#define PF_FUNC_RID_BUS_NUMBER_M		MAKEMASK(0xFF, 8)
#define PF_PCI_CIAA				0x0009E580 /* Reset Source: FLR */
#define PF_PCI_CIAA_ADDRESS_S			0
#define PF_PCI_CIAA_ADDRESS_M			MAKEMASK(0xFFF, 0)
#define PF_PCI_CIAA_VF_NUM_S			12
#define PF_PCI_CIAA_VF_NUM_M			MAKEMASK(0xFF, 12)
#define PF_PCI_CIAD				0x0009E500 /* Reset Source: FLR */
#define PF_PCI_CIAD_DATA_S			0
#define PF_PCI_CIAD_DATA_M			MAKEMASK(0xFFFFFFFF, 0)
#define PFPCI_CLASS				0x0009DB00 /* Reset Source: PCIR */
#define PFPCI_CLASS_STORAGE_CLASS_S		0
#define PFPCI_CLASS_STORAGE_CLASS_M		BIT(0)
#define PFPCI_CLASS_PF_IS_LAN_S			2
#define PFPCI_CLASS_PF_IS_LAN_M			BIT(2)
#define PFPCI_CNF				0x0009DF00 /* Reset Source: PCIR */
#define PFPCI_CNF_MSI_EN_S			2
#define PFPCI_CNF_MSI_EN_M			BIT(2)
#define PFPCI_CNF_EXROM_DIS_S			3
#define PFPCI_CNF_EXROM_DIS_M			BIT(3)
#define PFPCI_CNF_IO_BAR_S			4
#define PFPCI_CNF_IO_BAR_M			BIT(4)
#define PFPCI_CNF_INT_PIN_S			5
#define PFPCI_CNF_INT_PIN_M			MAKEMASK(0x3, 5)
#define PFPCI_DEVID				0x0009DE00 /* Reset Source: PCIR */
#define PFPCI_DEVID_PF_DEV_ID_S			0
#define PFPCI_DEVID_PF_DEV_ID_M			MAKEMASK(0xFFFF, 0)
#define PFPCI_DEVID_VF_DEV_ID_S			16
#define PFPCI_DEVID_VF_DEV_ID_M			MAKEMASK(0xFFFF, 16)
#define PFPCI_FACTPS				0x0009E900 /* Reset Source: FLR */
#define PFPCI_FACTPS_FUNC_POWER_STATE_S		0
#define PFPCI_FACTPS_FUNC_POWER_STATE_M		MAKEMASK(0x3, 0)
#define PFPCI_FACTPS_FUNC_AUX_EN_S		3
#define PFPCI_FACTPS_FUNC_AUX_EN_M		BIT(3)
#define PFPCI_FUNC				0x0009D980 /* Reset Source: POR */
#define PFPCI_FUNC_FUNC_DIS_S			0
#define PFPCI_FUNC_FUNC_DIS_M			BIT(0)
#define PFPCI_FUNC_ALLOW_FUNC_DIS_S		1
#define PFPCI_FUNC_ALLOW_FUNC_DIS_M		BIT(1)
#define PFPCI_FUNC_DIS_FUNC_ON_PORT_DIS_S	2
#define PFPCI_FUNC_DIS_FUNC_ON_PORT_DIS_M	BIT(2)
#define PFPCI_PF_FLUSH_DONE			0x0009E400 /* Reset Source: PCIR */
#define PFPCI_PF_FLUSH_DONE_FLUSH_DONE_S	0
#define PFPCI_PF_FLUSH_DONE_FLUSH_DONE_M	BIT(0)
#define PFPCI_PM				0x0009DA80 /* Reset Source: POR */
#define PFPCI_PM_PME_EN_S			0
#define PFPCI_PM_PME_EN_M			BIT(0)
#define PFPCI_STATUS1				0x0009DA00 /* Reset Source: POR */
#define PFPCI_STATUS1_FUNC_VALID_S		0
#define PFPCI_STATUS1_FUNC_VALID_M		BIT(0)
#define PFPCI_SUBSYSID				0x0009D880 /* Reset Source: PCIR */
#define PFPCI_SUBSYSID_PF_SUBSYS_ID_S		0
#define PFPCI_SUBSYSID_PF_SUBSYS_ID_M		MAKEMASK(0xFFFF, 0)
#define PFPCI_SUBSYSID_VF_SUBSYS_ID_S		16
#define PFPCI_SUBSYSID_VF_SUBSYS_ID_M		MAKEMASK(0xFFFF, 16)
#define PFPCI_VF_FLUSH_DONE(_VF)		(0x0009E000 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: PCIR */
#define PFPCI_VF_FLUSH_DONE_MAX_INDEX		255
#define PFPCI_VF_FLUSH_DONE_FLUSH_DONE_S	0
#define PFPCI_VF_FLUSH_DONE_FLUSH_DONE_M	BIT(0)
#define PFPCI_VM_FLUSH_DONE			0x0009E480 /* Reset Source: PCIR */
#define PFPCI_VM_FLUSH_DONE_FLUSH_DONE_S	0
#define PFPCI_VM_FLUSH_DONE_FLUSH_DONE_M	BIT(0)
#define PFPCI_VMINDEX				0x0009E600 /* Reset Source: PCIR */
#define PFPCI_VMINDEX_VMINDEX_S			0
#define PFPCI_VMINDEX_VMINDEX_M			MAKEMASK(0x3FF, 0)
#define PFPCI_VMPEND				0x0009E800 /* Reset Source: PCIR */
#define PFPCI_VMPEND_PENDING_S			0
#define PFPCI_VMPEND_PENDING_M			BIT(0)
#define PQ_FIFO_STATUS				0x0009DF40 /* Reset Source: PCIR */
#define PQ_FIFO_STATUS_PQ_FIFO_COUNT_S		0
#define PQ_FIFO_STATUS_PQ_FIFO_COUNT_M		MAKEMASK(0x7FFFFFFF, 0)
#define PQ_FIFO_STATUS_PQ_FIFO_EMPTY_S		31
#define PQ_FIFO_STATUS_PQ_FIFO_EMPTY_M		BIT(31)
#define GLPE_CPUSTATUS0				0x0050BA5C /* Reset Source: CORER */
#define GLPE_CPUSTATUS0_PECPUSTATUS0_S		0
#define GLPE_CPUSTATUS0_PECPUSTATUS0_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPE_CPUSTATUS1				0x0050BA60 /* Reset Source: CORER */
#define GLPE_CPUSTATUS1_PECPUSTATUS1_S		0
#define GLPE_CPUSTATUS1_PECPUSTATUS1_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPE_CPUSTATUS2				0x0050BA64 /* Reset Source: CORER */
#define GLPE_CPUSTATUS2_PECPUSTATUS2_S		0
#define GLPE_CPUSTATUS2_PECPUSTATUS2_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPE_MDQ_BASE(_i)			(0x00536000 + ((_i) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLPE_MDQ_BASE_MAX_INDEX			511
#define GLPE_MDQ_BASE_MDOC_INDEX_S		0
#define GLPE_MDQ_BASE_MDOC_INDEX_M		MAKEMASK(0xFFFFFFF, 0)
#define GLPE_MDQ_PTR(_i)			(0x00537000 + ((_i) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLPE_MDQ_PTR_MAX_INDEX			511
#define GLPE_MDQ_PTR_MDQ_HEAD_S			0
#define GLPE_MDQ_PTR_MDQ_HEAD_M			MAKEMASK(0x3FFF, 0)
#define GLPE_MDQ_PTR_MDQ_TAIL_S			16
#define GLPE_MDQ_PTR_MDQ_TAIL_M			MAKEMASK(0x3FFF, 16)
#define GLPE_MDQ_SIZE(_i)			(0x00536800 + ((_i) * 4)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLPE_MDQ_SIZE_MAX_INDEX			511
#define GLPE_MDQ_SIZE_MDQ_SIZE_S		0
#define GLPE_MDQ_SIZE_MDQ_SIZE_M		MAKEMASK(0x3FFF, 0)
#define GLPE_PEPM_CTRL				0x0050C000 /* Reset Source: PERST */
#define GLPE_PEPM_CTRL_PEPM_ENABLE_S		0
#define GLPE_PEPM_CTRL_PEPM_ENABLE_M		BIT(0)
#define GLPE_PEPM_CTRL_PEPM_HALT_S		8
#define GLPE_PEPM_CTRL_PEPM_HALT_M		BIT(8)
#define GLPE_PEPM_CTRL_PEPM_PUSH_MARGIN_S	16
#define GLPE_PEPM_CTRL_PEPM_PUSH_MARGIN_M	MAKEMASK(0xFF, 16)
#define GLPE_PEPM_DEALLOC			0x0050C004 /* Reset Source: PERST */
#define GLPE_PEPM_DEALLOC_MDQ_CREDITS_S		0
#define GLPE_PEPM_DEALLOC_MDQ_CREDITS_M		MAKEMASK(0x3FFF, 0)
#define GLPE_PEPM_DEALLOC_PSQ_CREDITS_S		14
#define GLPE_PEPM_DEALLOC_PSQ_CREDITS_M		MAKEMASK(0x1F, 14)
#define GLPE_PEPM_DEALLOC_PQID_S		19
#define GLPE_PEPM_DEALLOC_PQID_M		MAKEMASK(0x1FF, 19)
#define GLPE_PEPM_DEALLOC_PORT_S		28
#define GLPE_PEPM_DEALLOC_PORT_M		MAKEMASK(0x7, 28)
#define GLPE_PEPM_DEALLOC_DEALLOC_RDY_S		31
#define GLPE_PEPM_DEALLOC_DEALLOC_RDY_M		BIT(31)
#define GLPE_PEPM_PSQ_COUNT			0x0050C020 /* Reset Source: PERST */
#define GLPE_PEPM_PSQ_COUNT_PEPM_PSQ_COUNT_S	0
#define GLPE_PEPM_PSQ_COUNT_PEPM_PSQ_COUNT_M	MAKEMASK(0xFFFF, 0)
#define GLPE_PEPM_THRESH(_i)			(0x0050C840 + ((_i) * 4)) /* _i=0...511 */ /* Reset Source: PERST */
#define GLPE_PEPM_THRESH_MAX_INDEX		511
#define GLPE_PEPM_THRESH_PEPM_PSQ_THRESH_S	0
#define GLPE_PEPM_THRESH_PEPM_PSQ_THRESH_M	MAKEMASK(0x1F, 0)
#define GLPE_PEPM_THRESH_PEPM_MDQ_THRESH_S	16
#define GLPE_PEPM_THRESH_PEPM_MDQ_THRESH_M	MAKEMASK(0x3FFF, 16)
#define GLPE_PFAEQEDROPCNT(_i)			(0x00503240 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPE_PFAEQEDROPCNT_MAX_INDEX		7
#define GLPE_PFAEQEDROPCNT_AEQEDROPCNT_S	0
#define GLPE_PFAEQEDROPCNT_AEQEDROPCNT_M	MAKEMASK(0xFFFF, 0)
#define GLPE_PFCEQEDROPCNT(_i)			(0x00503220 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPE_PFCEQEDROPCNT_MAX_INDEX		7
#define GLPE_PFCEQEDROPCNT_CEQEDROPCNT_S	0
#define GLPE_PFCEQEDROPCNT_CEQEDROPCNT_M	MAKEMASK(0xFFFF, 0)
#define GLPE_PFCQEDROPCNT(_i)			(0x00503200 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPE_PFCQEDROPCNT_MAX_INDEX		7
#define GLPE_PFCQEDROPCNT_CQEDROPCNT_S		0
#define GLPE_PFCQEDROPCNT_CQEDROPCNT_M		MAKEMASK(0xFFFF, 0)
#define GLPE_PFFLMOOISCALLOCERR(_i)		(0x0050B960 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPE_PFFLMOOISCALLOCERR_MAX_INDEX	7
#define GLPE_PFFLMOOISCALLOCERR_ERROR_COUNT_S	0
#define GLPE_PFFLMOOISCALLOCERR_ERROR_COUNT_M	MAKEMASK(0xFFFF, 0)
#define GLPE_PFFLMQ1ALLOCERR(_i)		(0x0050B920 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPE_PFFLMQ1ALLOCERR_MAX_INDEX		7
#define GLPE_PFFLMQ1ALLOCERR_ERROR_COUNT_S	0
#define GLPE_PFFLMQ1ALLOCERR_ERROR_COUNT_M	MAKEMASK(0xFFFF, 0)
#define GLPE_PFFLMRRFALLOCERR(_i)		(0x0050B940 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPE_PFFLMRRFALLOCERR_MAX_INDEX		7
#define GLPE_PFFLMRRFALLOCERR_ERROR_COUNT_S	0
#define GLPE_PFFLMRRFALLOCERR_ERROR_COUNT_M	MAKEMASK(0xFFFF, 0)
#define GLPE_PFFLMXMITALLOCERR(_i)		(0x0050B900 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPE_PFFLMXMITALLOCERR_MAX_INDEX	7
#define GLPE_PFFLMXMITALLOCERR_ERROR_COUNT_S	0
#define GLPE_PFFLMXMITALLOCERR_ERROR_COUNT_M	MAKEMASK(0xFFFF, 0)
#define GLPE_PFTCPNOW50USCNT(_i)		(0x0050B8C0 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPE_PFTCPNOW50USCNT_MAX_INDEX		7
#define GLPE_PFTCPNOW50USCNT_CNT_S		0
#define GLPE_PFTCPNOW50USCNT_CNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPE_PUSH_PEPM				0x0053241C /* Reset Source: CORER */
#define GLPE_PUSH_PEPM_MDQ_CREDITS_S		0
#define GLPE_PUSH_PEPM_MDQ_CREDITS_M		MAKEMASK(0xFF, 0)
#define GLPE_VFAEQEDROPCNT(_i)			(0x00503100 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLPE_VFAEQEDROPCNT_MAX_INDEX		31
#define GLPE_VFAEQEDROPCNT_AEQEDROPCNT_S	0
#define GLPE_VFAEQEDROPCNT_AEQEDROPCNT_M	MAKEMASK(0xFFFF, 0)
#define GLPE_VFCEQEDROPCNT(_i)			(0x00503080 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLPE_VFCEQEDROPCNT_MAX_INDEX		31
#define GLPE_VFCEQEDROPCNT_CEQEDROPCNT_S	0
#define GLPE_VFCEQEDROPCNT_CEQEDROPCNT_M	MAKEMASK(0xFFFF, 0)
#define GLPE_VFCQEDROPCNT(_i)			(0x00503000 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLPE_VFCQEDROPCNT_MAX_INDEX		31
#define GLPE_VFCQEDROPCNT_CQEDROPCNT_S		0
#define GLPE_VFCQEDROPCNT_CQEDROPCNT_M		MAKEMASK(0xFFFF, 0)
#define GLPE_VFFLMOOISCALLOCERR(_i)		(0x0050B580 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLPE_VFFLMOOISCALLOCERR_MAX_INDEX	31
#define GLPE_VFFLMOOISCALLOCERR_ERROR_COUNT_S	0
#define GLPE_VFFLMOOISCALLOCERR_ERROR_COUNT_M	MAKEMASK(0xFFFF, 0)
#define GLPE_VFFLMQ1ALLOCERR(_i)		(0x0050B480 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLPE_VFFLMQ1ALLOCERR_MAX_INDEX		31
#define GLPE_VFFLMQ1ALLOCERR_ERROR_COUNT_S	0
#define GLPE_VFFLMQ1ALLOCERR_ERROR_COUNT_M	MAKEMASK(0xFFFF, 0)
#define GLPE_VFFLMRRFALLOCERR(_i)		(0x0050B500 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLPE_VFFLMRRFALLOCERR_MAX_INDEX		31
#define GLPE_VFFLMRRFALLOCERR_ERROR_COUNT_S	0
#define GLPE_VFFLMRRFALLOCERR_ERROR_COUNT_M	MAKEMASK(0xFFFF, 0)
#define GLPE_VFFLMXMITALLOCERR(_i)		(0x0050B400 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLPE_VFFLMXMITALLOCERR_MAX_INDEX	31
#define GLPE_VFFLMXMITALLOCERR_ERROR_COUNT_S	0
#define GLPE_VFFLMXMITALLOCERR_ERROR_COUNT_M	MAKEMASK(0xFFFF, 0)
#define GLPE_VFTCPNOW50USCNT(_i)		(0x0050B300 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: PE_CORER */
#define GLPE_VFTCPNOW50USCNT_MAX_INDEX		31
#define GLPE_VFTCPNOW50USCNT_CNT_S		0
#define GLPE_VFTCPNOW50USCNT_CNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define PFPE_AEQALLOC				0x00502D00 /* Reset Source: PFR */
#define PFPE_AEQALLOC_AECOUNT_S			0
#define PFPE_AEQALLOC_AECOUNT_M			MAKEMASK(0xFFFFFFFF, 0)
#define PFPE_CCQPHIGH				0x0050A100 /* Reset Source: PFR */
#define PFPE_CCQPHIGH_PECCQPHIGH_S		0
#define PFPE_CCQPHIGH_PECCQPHIGH_M		MAKEMASK(0xFFFFFFFF, 0)
#define PFPE_CCQPLOW				0x0050A080 /* Reset Source: PFR */
#define PFPE_CCQPLOW_PECCQPLOW_S		0
#define PFPE_CCQPLOW_PECCQPLOW_M		MAKEMASK(0xFFFFFFFF, 0)
#define PFPE_CCQPSTATUS				0x0050A000 /* Reset Source: PFR */
#define PFPE_CCQPSTATUS_CCQP_DONE_S		0
#define PFPE_CCQPSTATUS_CCQP_DONE_M		BIT(0)
#define PFPE_CCQPSTATUS_HMC_PROFILE_S		4
#define PFPE_CCQPSTATUS_HMC_PROFILE_M		MAKEMASK(0x7, 4)
#define PFPE_CCQPSTATUS_RDMA_EN_VFS_S		16
#define PFPE_CCQPSTATUS_RDMA_EN_VFS_M		MAKEMASK(0x3F, 16)
#define PFPE_CCQPSTATUS_CCQP_ERR_S		31
#define PFPE_CCQPSTATUS_CCQP_ERR_M		BIT(31)
#define PFPE_CQACK				0x00502C80 /* Reset Source: PFR */
#define PFPE_CQACK_PECQID_S			0
#define PFPE_CQACK_PECQID_M			MAKEMASK(0x7FFFF, 0)
#define PFPE_CQARM				0x00502C00 /* Reset Source: PFR */
#define PFPE_CQARM_PECQID_S			0
#define PFPE_CQARM_PECQID_M			MAKEMASK(0x7FFFF, 0)
#define PFPE_CQPDB				0x00500800 /* Reset Source: PFR */
#define PFPE_CQPDB_WQHEAD_S			0
#define PFPE_CQPDB_WQHEAD_M			MAKEMASK(0x7FF, 0)
#define PFPE_CQPERRCODES			0x0050A200 /* Reset Source: PFR */
#define PFPE_CQPERRCODES_CQP_MINOR_CODE_S	0
#define PFPE_CQPERRCODES_CQP_MINOR_CODE_M	MAKEMASK(0xFFFF, 0)
#define PFPE_CQPERRCODES_CQP_MAJOR_CODE_S	16
#define PFPE_CQPERRCODES_CQP_MAJOR_CODE_M	MAKEMASK(0xFFFF, 16)
#define PFPE_CQPTAIL				0x00500880 /* Reset Source: PFR */
#define PFPE_CQPTAIL_WQTAIL_S			0
#define PFPE_CQPTAIL_WQTAIL_M			MAKEMASK(0x7FF, 0)
#define PFPE_CQPTAIL_CQP_OP_ERR_S		31
#define PFPE_CQPTAIL_CQP_OP_ERR_M		BIT(31)
#define PFPE_IPCONFIG0				0x0050A180 /* Reset Source: PFR */
#define PFPE_IPCONFIG0_PEIPID_S			0
#define PFPE_IPCONFIG0_PEIPID_M			MAKEMASK(0xFFFF, 0)
#define PFPE_IPCONFIG0_USEENTIREIDRANGE_S	16
#define PFPE_IPCONFIG0_USEENTIREIDRANGE_M	BIT(16)
#define PFPE_IPCONFIG0_UDP_SRC_PORT_MASK_EN_S	17
#define PFPE_IPCONFIG0_UDP_SRC_PORT_MASK_EN_M	BIT(17)
#define PFPE_MRTEIDXMASK			0x0050A300 /* Reset Source: PFR */
#define PFPE_MRTEIDXMASK_MRTEIDXMASKBITS_S	0
#define PFPE_MRTEIDXMASK_MRTEIDXMASKBITS_M	MAKEMASK(0x1F, 0)
#define PFPE_RCVUNEXPECTEDERROR			0x0050A380 /* Reset Source: PFR */
#define PFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_S 0
#define PFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_M MAKEMASK(0xFFFFFF, 0)
#define PFPE_TCPNOWTIMER			0x0050A280 /* Reset Source: PFR */
#define PFPE_TCPNOWTIMER_TCP_NOW_S		0
#define PFPE_TCPNOWTIMER_TCP_NOW_M		MAKEMASK(0xFFFFFFFF, 0)
#define PFPE_WQEALLOC				0x00504400 /* Reset Source: PFR */
#define PFPE_WQEALLOC_PEQPID_S			0
#define PFPE_WQEALLOC_PEQPID_M			MAKEMASK(0x3FFFF, 0)
#define PFPE_WQEALLOC_WQE_DESC_INDEX_S		20
#define PFPE_WQEALLOC_WQE_DESC_INDEX_M		MAKEMASK(0xFFF, 20)
#define PRT_PEPM_COUNT(_i)			(0x0050C040 + ((_i) * 4)) /* _i=0...511 */ /* Reset Source: PERST */
#define PRT_PEPM_COUNT_MAX_INDEX		511
#define PRT_PEPM_COUNT_PEPM_PSQ_COUNT_S		0
#define PRT_PEPM_COUNT_PEPM_PSQ_COUNT_M		MAKEMASK(0x1F, 0)
#define PRT_PEPM_COUNT_PEPM_MDQ_COUNT_S		16
#define PRT_PEPM_COUNT_PEPM_MDQ_COUNT_M		MAKEMASK(0x3FFF, 16)
#define VFPE_AEQALLOC(_VF)			(0x00502800 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: PFR */
#define VFPE_AEQALLOC_MAX_INDEX			255
#define VFPE_AEQALLOC_AECOUNT_S			0
#define VFPE_AEQALLOC_AECOUNT_M			MAKEMASK(0xFFFFFFFF, 0)
#define VFPE_CCQPHIGH(_VF)			(0x00508800 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: PFR */
#define VFPE_CCQPHIGH_MAX_INDEX			255
#define VFPE_CCQPHIGH_PECCQPHIGH_S		0
#define VFPE_CCQPHIGH_PECCQPHIGH_M		MAKEMASK(0xFFFFFFFF, 0)
#define VFPE_CCQPLOW(_VF)			(0x00508400 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: PFR */
#define VFPE_CCQPLOW_MAX_INDEX			255
#define VFPE_CCQPLOW_PECCQPLOW_S		0
#define VFPE_CCQPLOW_PECCQPLOW_M		MAKEMASK(0xFFFFFFFF, 0)
#define VFPE_CCQPSTATUS(_VF)			(0x00508000 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: PFR */
#define VFPE_CCQPSTATUS_MAX_INDEX		255
#define VFPE_CCQPSTATUS_CCQP_DONE_S		0
#define VFPE_CCQPSTATUS_CCQP_DONE_M		BIT(0)
#define VFPE_CCQPSTATUS_HMC_PROFILE_S		4
#define VFPE_CCQPSTATUS_HMC_PROFILE_M		MAKEMASK(0x7, 4)
#define VFPE_CCQPSTATUS_RDMA_EN_VFS_S		16
#define VFPE_CCQPSTATUS_RDMA_EN_VFS_M		MAKEMASK(0x3F, 16)
#define VFPE_CCQPSTATUS_CCQP_ERR_S		31
#define VFPE_CCQPSTATUS_CCQP_ERR_M		BIT(31)
#define VFPE_CQACK(_VF)				(0x00502400 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: PFR */
#define VFPE_CQACK_MAX_INDEX			255
#define VFPE_CQACK_PECQID_S			0
#define VFPE_CQACK_PECQID_M			MAKEMASK(0x7FFFF, 0)
#define VFPE_CQARM(_VF)				(0x00502000 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: PFR */
#define VFPE_CQARM_MAX_INDEX			255
#define VFPE_CQARM_PECQID_S			0
#define VFPE_CQARM_PECQID_M			MAKEMASK(0x7FFFF, 0)
#define VFPE_CQPDB(_VF)				(0x00500000 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: PFR */
#define VFPE_CQPDB_MAX_INDEX			255
#define VFPE_CQPDB_WQHEAD_S			0
#define VFPE_CQPDB_WQHEAD_M			MAKEMASK(0x7FF, 0)
#define VFPE_CQPERRCODES(_VF)			(0x00509000 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: PFR */
#define VFPE_CQPERRCODES_MAX_INDEX		255
#define VFPE_CQPERRCODES_CQP_MINOR_CODE_S	0
#define VFPE_CQPERRCODES_CQP_MINOR_CODE_M	MAKEMASK(0xFFFF, 0)
#define VFPE_CQPERRCODES_CQP_MAJOR_CODE_S	16
#define VFPE_CQPERRCODES_CQP_MAJOR_CODE_M	MAKEMASK(0xFFFF, 16)
#define VFPE_CQPTAIL(_VF)			(0x00500400 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: PFR */
#define VFPE_CQPTAIL_MAX_INDEX			255
#define VFPE_CQPTAIL_WQTAIL_S			0
#define VFPE_CQPTAIL_WQTAIL_M			MAKEMASK(0x7FF, 0)
#define VFPE_CQPTAIL_CQP_OP_ERR_S		31
#define VFPE_CQPTAIL_CQP_OP_ERR_M		BIT(31)
#define VFPE_IPCONFIG0(_VF)			(0x00508C00 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: PFR */
#define VFPE_IPCONFIG0_MAX_INDEX		255
#define VFPE_IPCONFIG0_PEIPID_S			0
#define VFPE_IPCONFIG0_PEIPID_M			MAKEMASK(0xFFFF, 0)
#define VFPE_IPCONFIG0_USEENTIREIDRANGE_S	16
#define VFPE_IPCONFIG0_USEENTIREIDRANGE_M	BIT(16)
#define VFPE_IPCONFIG0_UDP_SRC_PORT_MASK_EN_S	17
#define VFPE_IPCONFIG0_UDP_SRC_PORT_MASK_EN_M	BIT(17)
#define VFPE_RCVUNEXPECTEDERROR(_VF)		(0x00509C00 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: PFR */
#define VFPE_RCVUNEXPECTEDERROR_MAX_INDEX	255
#define VFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_S 0
#define VFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_M MAKEMASK(0xFFFFFF, 0)
#define VFPE_TCPNOWTIMER(_VF)			(0x00509400 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: PFR */
#define VFPE_TCPNOWTIMER_MAX_INDEX		255
#define VFPE_TCPNOWTIMER_TCP_NOW_S		0
#define VFPE_TCPNOWTIMER_TCP_NOW_M		MAKEMASK(0xFFFFFFFF, 0)
#define VFPE_WQEALLOC(_VF)			(0x00504000 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: PFR */
#define VFPE_WQEALLOC_MAX_INDEX			255
#define VFPE_WQEALLOC_PEQPID_S			0
#define VFPE_WQEALLOC_PEQPID_M			MAKEMASK(0x3FFFF, 0)
#define VFPE_WQEALLOC_WQE_DESC_INDEX_S		20
#define VFPE_WQEALLOC_WQE_DESC_INDEX_M		MAKEMASK(0xFFF, 20)
#define GLPES_PFIP4RXDISCARD(_i)		(0x00541400 + ((_i) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4RXDISCARD_MAX_INDEX		127
#define GLPES_PFIP4RXDISCARD_IP4RXDISCARD_S	0
#define GLPES_PFIP4RXDISCARD_IP4RXDISCARD_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP4RXFRAGSHI(_i)		(0x00541C04 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4RXFRAGSHI_MAX_INDEX		127
#define GLPES_PFIP4RXFRAGSHI_IP4RXFRAGSHI_S	0
#define GLPES_PFIP4RXFRAGSHI_IP4RXFRAGSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFIP4RXFRAGSLO(_i)		(0x00541C00 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4RXFRAGSLO_MAX_INDEX		127
#define GLPES_PFIP4RXFRAGSLO_IP4RXFRAGSLO_S	0
#define GLPES_PFIP4RXFRAGSLO_IP4RXFRAGSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP4RXMCOCTSHI(_i)		(0x00542404 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4RXMCOCTSHI_MAX_INDEX		127
#define GLPES_PFIP4RXMCOCTSHI_IP4RXMCOCTSHI_S	0
#define GLPES_PFIP4RXMCOCTSHI_IP4RXMCOCTSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFIP4RXMCOCTSLO(_i)		(0x00542400 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4RXMCOCTSLO_MAX_INDEX		127
#define GLPES_PFIP4RXMCOCTSLO_IP4RXMCOCTSLO_S	0
#define GLPES_PFIP4RXMCOCTSLO_IP4RXMCOCTSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP4RXMCPKTSHI(_i)		(0x00542C04 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4RXMCPKTSHI_MAX_INDEX		127
#define GLPES_PFIP4RXMCPKTSHI_IP4RXMCPKTSHI_S	0
#define GLPES_PFIP4RXMCPKTSHI_IP4RXMCPKTSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFIP4RXMCPKTSLO(_i)		(0x00542C00 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4RXMCPKTSLO_MAX_INDEX		127
#define GLPES_PFIP4RXMCPKTSLO_IP4RXMCPKTSLO_S	0
#define GLPES_PFIP4RXMCPKTSLO_IP4RXMCPKTSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP4RXOCTSHI(_i)			(0x00540404 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4RXOCTSHI_MAX_INDEX		127
#define GLPES_PFIP4RXOCTSHI_IP4RXOCTSHI_S	0
#define GLPES_PFIP4RXOCTSHI_IP4RXOCTSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFIP4RXOCTSLO(_i)			(0x00540400 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4RXOCTSLO_MAX_INDEX		127
#define GLPES_PFIP4RXOCTSLO_IP4RXOCTSLO_S	0
#define GLPES_PFIP4RXOCTSLO_IP4RXOCTSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP4RXPKTSHI(_i)			(0x00540C04 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4RXPKTSHI_MAX_INDEX		127
#define GLPES_PFIP4RXPKTSHI_IP4RXPKTSHI_S	0
#define GLPES_PFIP4RXPKTSHI_IP4RXPKTSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFIP4RXPKTSLO(_i)			(0x00540C00 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4RXPKTSLO_MAX_INDEX		127
#define GLPES_PFIP4RXPKTSLO_IP4RXPKTSLO_S	0
#define GLPES_PFIP4RXPKTSLO_IP4RXPKTSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP4RXTRUNC(_i)			(0x00541800 + ((_i) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4RXTRUNC_MAX_INDEX		127
#define GLPES_PFIP4RXTRUNC_IP4RXTRUNC_S		0
#define GLPES_PFIP4RXTRUNC_IP4RXTRUNC_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP4TXFRAGSHI(_i)		(0x00547404 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4TXFRAGSHI_MAX_INDEX		127
#define GLPES_PFIP4TXFRAGSHI_IP4TXFRAGSHI_S	0
#define GLPES_PFIP4TXFRAGSHI_IP4TXFRAGSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFIP4TXFRAGSLO(_i)		(0x00547400 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4TXFRAGSLO_MAX_INDEX		127
#define GLPES_PFIP4TXFRAGSLO_IP4TXFRAGSLO_S	0
#define GLPES_PFIP4TXFRAGSLO_IP4TXFRAGSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP4TXMCOCTSHI(_i)		(0x00547C04 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4TXMCOCTSHI_MAX_INDEX		127
#define GLPES_PFIP4TXMCOCTSHI_IP4TXMCOCTSHI_S	0
#define GLPES_PFIP4TXMCOCTSHI_IP4TXMCOCTSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFIP4TXMCOCTSLO(_i)		(0x00547C00 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4TXMCOCTSLO_MAX_INDEX		127
#define GLPES_PFIP4TXMCOCTSLO_IP4TXMCOCTSLO_S	0
#define GLPES_PFIP4TXMCOCTSLO_IP4TXMCOCTSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP4TXMCPKTSHI(_i)		(0x00548404 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4TXMCPKTSHI_MAX_INDEX		127
#define GLPES_PFIP4TXMCPKTSHI_IP4TXMCPKTSHI_S	0
#define GLPES_PFIP4TXMCPKTSHI_IP4TXMCPKTSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFIP4TXMCPKTSLO(_i)		(0x00548400 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4TXMCPKTSLO_MAX_INDEX		127
#define GLPES_PFIP4TXMCPKTSLO_IP4TXMCPKTSLO_S	0
#define GLPES_PFIP4TXMCPKTSLO_IP4TXMCPKTSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP4TXNOROUTE(_i)		(0x0054B400 + ((_i) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4TXNOROUTE_MAX_INDEX		127
#define GLPES_PFIP4TXNOROUTE_IP4TXNOROUTE_S	0
#define GLPES_PFIP4TXNOROUTE_IP4TXNOROUTE_M	MAKEMASK(0xFFFFFF, 0)
#define GLPES_PFIP4TXOCTSHI(_i)			(0x00546404 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4TXOCTSHI_MAX_INDEX		127
#define GLPES_PFIP4TXOCTSHI_IP4TXOCTSHI_S	0
#define GLPES_PFIP4TXOCTSHI_IP4TXOCTSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFIP4TXOCTSLO(_i)			(0x00546400 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4TXOCTSLO_MAX_INDEX		127
#define GLPES_PFIP4TXOCTSLO_IP4TXOCTSLO_S	0
#define GLPES_PFIP4TXOCTSLO_IP4TXOCTSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP4TXPKTSHI(_i)			(0x00546C04 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4TXPKTSHI_MAX_INDEX		127
#define GLPES_PFIP4TXPKTSHI_IP4TXPKTSHI_S	0
#define GLPES_PFIP4TXPKTSHI_IP4TXPKTSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFIP4TXPKTSLO(_i)			(0x00546C00 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP4TXPKTSLO_MAX_INDEX		127
#define GLPES_PFIP4TXPKTSLO_IP4TXPKTSLO_S	0
#define GLPES_PFIP4TXPKTSLO_IP4TXPKTSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP6RXDISCARD(_i)		(0x00544400 + ((_i) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6RXDISCARD_MAX_INDEX		127
#define GLPES_PFIP6RXDISCARD_IP6RXDISCARD_S	0
#define GLPES_PFIP6RXDISCARD_IP6RXDISCARD_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP6RXFRAGSHI(_i)		(0x00544C04 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6RXFRAGSHI_MAX_INDEX		127
#define GLPES_PFIP6RXFRAGSHI_IP6RXFRAGSHI_S	0
#define GLPES_PFIP6RXFRAGSHI_IP6RXFRAGSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFIP6RXFRAGSLO(_i)		(0x00544C00 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6RXFRAGSLO_MAX_INDEX		127
#define GLPES_PFIP6RXFRAGSLO_IP6RXFRAGSLO_S	0
#define GLPES_PFIP6RXFRAGSLO_IP6RXFRAGSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP6RXMCOCTSHI(_i)		(0x00545404 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6RXMCOCTSHI_MAX_INDEX		127
#define GLPES_PFIP6RXMCOCTSHI_IP6RXMCOCTSHI_S	0
#define GLPES_PFIP6RXMCOCTSHI_IP6RXMCOCTSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFIP6RXMCOCTSLO(_i)		(0x00545400 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6RXMCOCTSLO_MAX_INDEX		127
#define GLPES_PFIP6RXMCOCTSLO_IP6RXMCOCTSLO_S	0
#define GLPES_PFIP6RXMCOCTSLO_IP6RXMCOCTSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP6RXMCPKTSHI(_i)		(0x00545C04 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6RXMCPKTSHI_MAX_INDEX		127
#define GLPES_PFIP6RXMCPKTSHI_IP6RXMCPKTSHI_S	0
#define GLPES_PFIP6RXMCPKTSHI_IP6RXMCPKTSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFIP6RXMCPKTSLO(_i)		(0x00545C00 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6RXMCPKTSLO_MAX_INDEX		127
#define GLPES_PFIP6RXMCPKTSLO_IP6RXMCPKTSLO_S	0
#define GLPES_PFIP6RXMCPKTSLO_IP6RXMCPKTSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP6RXOCTSHI(_i)			(0x00543404 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6RXOCTSHI_MAX_INDEX		127
#define GLPES_PFIP6RXOCTSHI_IP6RXOCTSHI_S	0
#define GLPES_PFIP6RXOCTSHI_IP6RXOCTSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFIP6RXOCTSLO(_i)			(0x00543400 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6RXOCTSLO_MAX_INDEX		127
#define GLPES_PFIP6RXOCTSLO_IP6RXOCTSLO_S	0
#define GLPES_PFIP6RXOCTSLO_IP6RXOCTSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP6RXPKTSHI(_i)			(0x00543C04 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6RXPKTSHI_MAX_INDEX		127
#define GLPES_PFIP6RXPKTSHI_IP6RXPKTSHI_S	0
#define GLPES_PFIP6RXPKTSHI_IP6RXPKTSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFIP6RXPKTSLO(_i)			(0x00543C00 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6RXPKTSLO_MAX_INDEX		127
#define GLPES_PFIP6RXPKTSLO_IP6RXPKTSLO_S	0
#define GLPES_PFIP6RXPKTSLO_IP6RXPKTSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP6RXTRUNC(_i)			(0x00544800 + ((_i) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6RXTRUNC_MAX_INDEX		127
#define GLPES_PFIP6RXTRUNC_IP6RXTRUNC_S		0
#define GLPES_PFIP6RXTRUNC_IP6RXTRUNC_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP6TXFRAGSHI(_i)		(0x00549C04 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6TXFRAGSHI_MAX_INDEX		127
#define GLPES_PFIP6TXFRAGSHI_IP6TXFRAGSHI_S	0
#define GLPES_PFIP6TXFRAGSHI_IP6TXFRAGSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFIP6TXFRAGSLO(_i)		(0x00549C00 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6TXFRAGSLO_MAX_INDEX		127
#define GLPES_PFIP6TXFRAGSLO_IP6TXFRAGSLO_S	0
#define GLPES_PFIP6TXFRAGSLO_IP6TXFRAGSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP6TXMCOCTSHI(_i)		(0x0054A404 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6TXMCOCTSHI_MAX_INDEX		127
#define GLPES_PFIP6TXMCOCTSHI_IP6TXMCOCTSHI_S	0
#define GLPES_PFIP6TXMCOCTSHI_IP6TXMCOCTSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFIP6TXMCOCTSLO(_i)		(0x0054A400 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6TXMCOCTSLO_MAX_INDEX		127
#define GLPES_PFIP6TXMCOCTSLO_IP6TXMCOCTSLO_S	0
#define GLPES_PFIP6TXMCOCTSLO_IP6TXMCOCTSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP6TXMCPKTSHI(_i)		(0x0054AC04 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6TXMCPKTSHI_MAX_INDEX		127
#define GLPES_PFIP6TXMCPKTSHI_IP6TXMCPKTSHI_S	0
#define GLPES_PFIP6TXMCPKTSHI_IP6TXMCPKTSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFIP6TXMCPKTSLO(_i)		(0x0054AC00 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6TXMCPKTSLO_MAX_INDEX		127
#define GLPES_PFIP6TXMCPKTSLO_IP6TXMCPKTSLO_S	0
#define GLPES_PFIP6TXMCPKTSLO_IP6TXMCPKTSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP6TXNOROUTE(_i)		(0x0054B800 + ((_i) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6TXNOROUTE_MAX_INDEX		127
#define GLPES_PFIP6TXNOROUTE_IP6TXNOROUTE_S	0
#define GLPES_PFIP6TXNOROUTE_IP6TXNOROUTE_M	MAKEMASK(0xFFFFFF, 0)
#define GLPES_PFIP6TXOCTSHI(_i)			(0x00548C04 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6TXOCTSHI_MAX_INDEX		127
#define GLPES_PFIP6TXOCTSHI_IP6TXOCTSHI_S	0
#define GLPES_PFIP6TXOCTSHI_IP6TXOCTSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFIP6TXOCTSLO(_i)			(0x00548C00 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6TXOCTSLO_MAX_INDEX		127
#define GLPES_PFIP6TXOCTSLO_IP6TXOCTSLO_S	0
#define GLPES_PFIP6TXOCTSLO_IP6TXOCTSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFIP6TXPKTSHI(_i)			(0x00549404 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6TXPKTSHI_MAX_INDEX		127
#define GLPES_PFIP6TXPKTSHI_IP6TXPKTSHI_S	0
#define GLPES_PFIP6TXPKTSHI_IP6TXPKTSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFIP6TXPKTSLO(_i)			(0x00549400 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFIP6TXPKTSLO_MAX_INDEX		127
#define GLPES_PFIP6TXPKTSLO_IP6TXPKTSLO_S	0
#define GLPES_PFIP6TXPKTSLO_IP6TXPKTSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFRDMARXRDSHI(_i)			(0x0054EC04 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFRDMARXRDSHI_MAX_INDEX		127
#define GLPES_PFRDMARXRDSHI_RDMARXRDSHI_S	0
#define GLPES_PFRDMARXRDSHI_RDMARXRDSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFRDMARXRDSLO(_i)			(0x0054EC00 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFRDMARXRDSLO_MAX_INDEX		127
#define GLPES_PFRDMARXRDSLO_RDMARXRDSLO_S	0
#define GLPES_PFRDMARXRDSLO_RDMARXRDSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFRDMARXSNDSHI(_i)		(0x0054F404 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFRDMARXSNDSHI_MAX_INDEX		127
#define GLPES_PFRDMARXSNDSHI_RDMARXSNDSHI_S	0
#define GLPES_PFRDMARXSNDSHI_RDMARXSNDSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFRDMARXSNDSLO(_i)		(0x0054F400 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFRDMARXSNDSLO_MAX_INDEX		127
#define GLPES_PFRDMARXSNDSLO_RDMARXSNDSLO_S	0
#define GLPES_PFRDMARXSNDSLO_RDMARXSNDSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFRDMARXWRSHI(_i)			(0x0054E404 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFRDMARXWRSHI_MAX_INDEX		127
#define GLPES_PFRDMARXWRSHI_RDMARXWRSHI_S	0
#define GLPES_PFRDMARXWRSHI_RDMARXWRSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFRDMARXWRSLO(_i)			(0x0054E400 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFRDMARXWRSLO_MAX_INDEX		127
#define GLPES_PFRDMARXWRSLO_RDMARXWRSLO_S	0
#define GLPES_PFRDMARXWRSLO_RDMARXWRSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFRDMATXRDSHI(_i)			(0x00550404 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFRDMATXRDSHI_MAX_INDEX		127
#define GLPES_PFRDMATXRDSHI_RDMARXRDSHI_S	0
#define GLPES_PFRDMATXRDSHI_RDMARXRDSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFRDMATXRDSLO(_i)			(0x00550400 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFRDMATXRDSLO_MAX_INDEX		127
#define GLPES_PFRDMATXRDSLO_RDMARXRDSLO_S	0
#define GLPES_PFRDMATXRDSLO_RDMARXRDSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFRDMATXSNDSHI(_i)		(0x00550C04 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFRDMATXSNDSHI_MAX_INDEX		127
#define GLPES_PFRDMATXSNDSHI_RDMARXSNDSHI_S	0
#define GLPES_PFRDMATXSNDSHI_RDMARXSNDSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFRDMATXSNDSLO(_i)		(0x00550C00 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFRDMATXSNDSLO_MAX_INDEX		127
#define GLPES_PFRDMATXSNDSLO_RDMARXSNDSLO_S	0
#define GLPES_PFRDMATXSNDSLO_RDMARXSNDSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFRDMATXWRSHI(_i)			(0x0054FC04 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFRDMATXWRSHI_MAX_INDEX		127
#define GLPES_PFRDMATXWRSHI_RDMARXWRSHI_S	0
#define GLPES_PFRDMATXWRSHI_RDMARXWRSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFRDMATXWRSLO(_i)			(0x0054FC00 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFRDMATXWRSLO_MAX_INDEX		127
#define GLPES_PFRDMATXWRSLO_RDMARXWRSLO_S	0
#define GLPES_PFRDMATXWRSLO_RDMARXWRSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFRDMAVBNDHI(_i)			(0x00551404 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFRDMAVBNDHI_MAX_INDEX		127
#define GLPES_PFRDMAVBNDHI_RDMAVBNDHI_S		0
#define GLPES_PFRDMAVBNDHI_RDMAVBNDHI_M		MAKEMASK(0xFFFF, 0)
#define GLPES_PFRDMAVBNDLO(_i)			(0x00551400 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFRDMAVBNDLO_MAX_INDEX		127
#define GLPES_PFRDMAVBNDLO_RDMAVBNDLO_S		0
#define GLPES_PFRDMAVBNDLO_RDMAVBNDLO_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFRDMAVINVHI(_i)			(0x00551C04 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFRDMAVINVHI_MAX_INDEX		127
#define GLPES_PFRDMAVINVHI_RDMAVINVHI_S		0
#define GLPES_PFRDMAVINVHI_RDMAVINVHI_M		MAKEMASK(0xFFFF, 0)
#define GLPES_PFRDMAVINVLO(_i)			(0x00551C00 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFRDMAVINVLO_MAX_INDEX		127
#define GLPES_PFRDMAVINVLO_RDMAVINVLO_S		0
#define GLPES_PFRDMAVINVLO_RDMAVINVLO_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFRXVLANERR(_i)			(0x00540000 + ((_i) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFRXVLANERR_MAX_INDEX		127
#define GLPES_PFRXVLANERR_RXVLANERR_S		0
#define GLPES_PFRXVLANERR_RXVLANERR_M		MAKEMASK(0xFFFFFF, 0)
#define GLPES_PFTCPRTXSEG(_i)			(0x00552400 + ((_i) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFTCPRTXSEG_MAX_INDEX		127
#define GLPES_PFTCPRTXSEG_TCPRTXSEG_S		0
#define GLPES_PFTCPRTXSEG_TCPRTXSEG_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFTCPRXOPTERR(_i)			(0x0054C400 + ((_i) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFTCPRXOPTERR_MAX_INDEX		127
#define GLPES_PFTCPRXOPTERR_TCPRXOPTERR_S	0
#define GLPES_PFTCPRXOPTERR_TCPRXOPTERR_M	MAKEMASK(0xFFFFFF, 0)
#define GLPES_PFTCPRXPROTOERR(_i)		(0x0054C800 + ((_i) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFTCPRXPROTOERR_MAX_INDEX		127
#define GLPES_PFTCPRXPROTOERR_TCPRXPROTOERR_S	0
#define GLPES_PFTCPRXPROTOERR_TCPRXPROTOERR_M	MAKEMASK(0xFFFFFF, 0)
#define GLPES_PFTCPRXSEGSHI(_i)			(0x0054BC04 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFTCPRXSEGSHI_MAX_INDEX		127
#define GLPES_PFTCPRXSEGSHI_TCPRXSEGSHI_S	0
#define GLPES_PFTCPRXSEGSHI_TCPRXSEGSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFTCPRXSEGSLO(_i)			(0x0054BC00 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFTCPRXSEGSLO_MAX_INDEX		127
#define GLPES_PFTCPRXSEGSLO_TCPRXSEGSLO_S	0
#define GLPES_PFTCPRXSEGSLO_TCPRXSEGSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFTCPTXSEGHI(_i)			(0x0054CC04 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFTCPTXSEGHI_MAX_INDEX		127
#define GLPES_PFTCPTXSEGHI_TCPTXSEGHI_S		0
#define GLPES_PFTCPTXSEGHI_TCPTXSEGHI_M		MAKEMASK(0xFFFF, 0)
#define GLPES_PFTCPTXSEGLO(_i)			(0x0054CC00 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFTCPTXSEGLO_MAX_INDEX		127
#define GLPES_PFTCPTXSEGLO_TCPTXSEGLO_S		0
#define GLPES_PFTCPTXSEGLO_TCPTXSEGLO_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFUDPRXPKTSHI(_i)			(0x0054D404 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFUDPRXPKTSHI_MAX_INDEX		127
#define GLPES_PFUDPRXPKTSHI_UDPRXPKTSHI_S	0
#define GLPES_PFUDPRXPKTSHI_UDPRXPKTSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFUDPRXPKTSLO(_i)			(0x0054D400 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFUDPRXPKTSLO_MAX_INDEX		127
#define GLPES_PFUDPRXPKTSLO_UDPRXPKTSLO_S	0
#define GLPES_PFUDPRXPKTSLO_UDPRXPKTSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_PFUDPTXPKTSHI(_i)			(0x0054DC04 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFUDPTXPKTSHI_MAX_INDEX		127
#define GLPES_PFUDPTXPKTSHI_UDPTXPKTSHI_S	0
#define GLPES_PFUDPTXPKTSHI_UDPTXPKTSHI_M	MAKEMASK(0xFFFF, 0)
#define GLPES_PFUDPTXPKTSLO(_i)			(0x0054DC00 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLPES_PFUDPTXPKTSLO_MAX_INDEX		127
#define GLPES_PFUDPTXPKTSLO_UDPTXPKTSLO_S	0
#define GLPES_PFUDPTXPKTSLO_UDPTXPKTSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_RDMARXMULTFPDUSHI			0x0055E00C /* Reset Source: CORER */
#define GLPES_RDMARXMULTFPDUSHI_RDMARXMULTFPDUSHI_S 0
#define GLPES_RDMARXMULTFPDUSHI_RDMARXMULTFPDUSHI_M MAKEMASK(0xFFFFFF, 0)
#define GLPES_RDMARXMULTFPDUSLO			0x0055E008 /* Reset Source: CORER */
#define GLPES_RDMARXMULTFPDUSLO_RDMARXMULTFPDUSLO_S 0
#define GLPES_RDMARXMULTFPDUSLO_RDMARXMULTFPDUSLO_M MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_RDMARXOOODDPHI			0x0055E014 /* Reset Source: CORER */
#define GLPES_RDMARXOOODDPHI_RDMARXOOODDPHI_S	0
#define GLPES_RDMARXOOODDPHI_RDMARXOOODDPHI_M	MAKEMASK(0xFFFFFF, 0)
#define GLPES_RDMARXOOODDPLO			0x0055E010 /* Reset Source: CORER */
#define GLPES_RDMARXOOODDPLO_RDMARXOOODDPLO_S	0
#define GLPES_RDMARXOOODDPLO_RDMARXOOODDPLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_RDMARXOOONOMARK			0x0055E004 /* Reset Source: CORER */
#define GLPES_RDMARXOOONOMARK_RDMAOOONOMARK_S	0
#define GLPES_RDMARXOOONOMARK_RDMAOOONOMARK_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_RDMARXUNALIGN			0x0055E000 /* Reset Source: CORER */
#define GLPES_RDMARXUNALIGN_RDMRXAUNALIGN_S	0
#define GLPES_RDMARXUNALIGN_RDMRXAUNALIGN_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_TCPRXFOURHOLEHI			0x0055E03C /* Reset Source: CORER */
#define GLPES_TCPRXFOURHOLEHI_TCPRXFOURHOLEHI_S	0
#define GLPES_TCPRXFOURHOLEHI_TCPRXFOURHOLEHI_M	MAKEMASK(0xFFFFFF, 0)
#define GLPES_TCPRXFOURHOLELO			0x0055E038 /* Reset Source: CORER */
#define GLPES_TCPRXFOURHOLELO_TCPRXFOURHOLELO_S	0
#define GLPES_TCPRXFOURHOLELO_TCPRXFOURHOLELO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_TCPRXONEHOLEHI			0x0055E024 /* Reset Source: CORER */
#define GLPES_TCPRXONEHOLEHI_TCPRXONEHOLEHI_S	0
#define GLPES_TCPRXONEHOLEHI_TCPRXONEHOLEHI_M	MAKEMASK(0xFFFFFF, 0)
#define GLPES_TCPRXONEHOLELO			0x0055E020 /* Reset Source: CORER */
#define GLPES_TCPRXONEHOLELO_TCPRXONEHOLELO_S	0
#define GLPES_TCPRXONEHOLELO_TCPRXONEHOLELO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_TCPRXPUREACKHI			0x0055E01C /* Reset Source: CORER */
#define GLPES_TCPRXPUREACKHI_TCPRXPUREACKSHI_S	0
#define GLPES_TCPRXPUREACKHI_TCPRXPUREACKSHI_M	MAKEMASK(0xFFFFFF, 0)
#define GLPES_TCPRXPUREACKSLO			0x0055E018 /* Reset Source: CORER */
#define GLPES_TCPRXPUREACKSLO_TCPRXPUREACKLO_S	0
#define GLPES_TCPRXPUREACKSLO_TCPRXPUREACKLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_TCPRXTHREEHOLEHI			0x0055E034 /* Reset Source: CORER */
#define GLPES_TCPRXTHREEHOLEHI_TCPRXTHREEHOLEHI_S 0
#define GLPES_TCPRXTHREEHOLEHI_TCPRXTHREEHOLEHI_M MAKEMASK(0xFFFFFF, 0)
#define GLPES_TCPRXTHREEHOLELO			0x0055E030 /* Reset Source: CORER */
#define GLPES_TCPRXTHREEHOLELO_TCPRXTHREEHOLELO_S 0
#define GLPES_TCPRXTHREEHOLELO_TCPRXTHREEHOLELO_M MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_TCPRXTWOHOLEHI			0x0055E02C /* Reset Source: CORER */
#define GLPES_TCPRXTWOHOLEHI_TCPRXTWOHOLEHI_S	0
#define GLPES_TCPRXTWOHOLEHI_TCPRXTWOHOLEHI_M	MAKEMASK(0xFFFFFF, 0)
#define GLPES_TCPRXTWOHOLELO			0x0055E028 /* Reset Source: CORER */
#define GLPES_TCPRXTWOHOLELO_TCPRXTWOHOLELO_S	0
#define GLPES_TCPRXTWOHOLELO_TCPRXTWOHOLELO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_TCPTXRETRANSFASTHI		0x0055E044 /* Reset Source: CORER */
#define GLPES_TCPTXRETRANSFASTHI_TCPTXRETRANSFASTHI_S 0
#define GLPES_TCPTXRETRANSFASTHI_TCPTXRETRANSFASTHI_M MAKEMASK(0xFFFFFF, 0)
#define GLPES_TCPTXRETRANSFASTLO		0x0055E040 /* Reset Source: CORER */
#define GLPES_TCPTXRETRANSFASTLO_TCPTXRETRANSFASTLO_S 0
#define GLPES_TCPTXRETRANSFASTLO_TCPTXRETRANSFASTLO_M MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_TCPTXTOUTSFASTHI			0x0055E04C /* Reset Source: CORER */
#define GLPES_TCPTXTOUTSFASTHI_TCPTXTOUTSFASTHI_S 0
#define GLPES_TCPTXTOUTSFASTHI_TCPTXTOUTSFASTHI_M MAKEMASK(0xFFFFFF, 0)
#define GLPES_TCPTXTOUTSFASTLO			0x0055E048 /* Reset Source: CORER */
#define GLPES_TCPTXTOUTSFASTLO_TCPTXTOUTSFASTLO_S 0
#define GLPES_TCPTXTOUTSFASTLO_TCPTXTOUTSFASTLO_M MAKEMASK(0xFFFFFFFF, 0)
#define GLPES_TCPTXTOUTSHI			0x0055E054 /* Reset Source: CORER */
#define GLPES_TCPTXTOUTSHI_TCPTXTOUTSHI_S	0
#define GLPES_TCPTXTOUTSHI_TCPTXTOUTSHI_M	MAKEMASK(0xFFFFFF, 0)
#define GLPES_TCPTXTOUTSLO			0x0055E050 /* Reset Source: CORER */
#define GLPES_TCPTXTOUTSLO_TCPTXTOUTSLO_S	0
#define GLPES_TCPTXTOUTSLO_TCPTXTOUTSLO_M	MAKEMASK(0xFFFFFFFF, 0)
#define GL_PWR_MODE_CTL				0x000B820C /* Reset Source: POR */
#define GL_PWR_MODE_CTL_SWITCH_PWR_MODE_EN_S	0
#define GL_PWR_MODE_CTL_SWITCH_PWR_MODE_EN_M	BIT(0)
#define GL_PWR_MODE_CTL_NIC_PWR_MODE_EN_S	1
#define GL_PWR_MODE_CTL_NIC_PWR_MODE_EN_M	BIT(1)
#define GL_PWR_MODE_CTL_S5_PWR_MODE_EN_S	2
#define GL_PWR_MODE_CTL_S5_PWR_MODE_EN_M	BIT(2)
#define GL_PWR_MODE_CTL_CAR_MAX_SW_CONFIG_S	3
#define GL_PWR_MODE_CTL_CAR_MAX_SW_CONFIG_M	MAKEMASK(0x3, 3)
#define GL_PWR_MODE_CTL_CAR_MAX_BW_S		30
#define GL_PWR_MODE_CTL_CAR_MAX_BW_M		MAKEMASK(0x3, 30)
#define GL_PWR_MODE_DIVIDE_CTRL_H_DEFAULT	0x000B825C /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_CTRL_H_DEFAULT_DEFAULT_DIV_VAL_PECLK_S 0
#define GL_PWR_MODE_DIVIDE_CTRL_H_DEFAULT_DEFAULT_DIV_VAL_PECLK_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_CTRL_H_DEFAULT_DEFAULT_DIV_VAL_UCLK_S 3
#define GL_PWR_MODE_DIVIDE_CTRL_H_DEFAULT_DEFAULT_DIV_VAL_UCLK_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_CTRL_H_DEFAULT_DEFAULT_DIV_VAL_LCLK_S 6
#define GL_PWR_MODE_DIVIDE_CTRL_H_DEFAULT_DEFAULT_DIV_VAL_LCLK_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_CTRL_H_DEFAULT_DEFAULT_DIV_VAL_PSM_S 9
#define GL_PWR_MODE_DIVIDE_CTRL_H_DEFAULT_DEFAULT_DIV_VAL_PSM_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_CTRL_H_DEFAULT_DEFAULT_DIV_VAL_RXCTL_S 12
#define GL_PWR_MODE_DIVIDE_CTRL_H_DEFAULT_DEFAULT_DIV_VAL_RXCTL_M MAKEMASK(0x7, 12)
#define GL_PWR_MODE_DIVIDE_CTRL_H_DEFAULT_DEFAULT_DIV_VAL_UANA_S 15
#define GL_PWR_MODE_DIVIDE_CTRL_H_DEFAULT_DEFAULT_DIV_VAL_UANA_M MAKEMASK(0x7, 15)
#define GL_PWR_MODE_DIVIDE_CTRL_H_DEFAULT_DEFAULT_DIV_VAL_S5_S 18
#define GL_PWR_MODE_DIVIDE_CTRL_H_DEFAULT_DEFAULT_DIV_VAL_S5_M MAKEMASK(0x7, 18)
#define GL_PWR_MODE_DIVIDE_CTRL_L_DEFAULT	0x000B8218 /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_CTRL_L_DEFAULT_DEFAULT_DIV_VAL_PECLK_S 0
#define GL_PWR_MODE_DIVIDE_CTRL_L_DEFAULT_DEFAULT_DIV_VAL_PECLK_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_CTRL_L_DEFAULT_DEFAULT_DIV_VAL_UCLK_S 3
#define GL_PWR_MODE_DIVIDE_CTRL_L_DEFAULT_DEFAULT_DIV_VAL_UCLK_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_CTRL_L_DEFAULT_DEFAULT_DIV_VAL_LCLK_S 6
#define GL_PWR_MODE_DIVIDE_CTRL_L_DEFAULT_DEFAULT_DIV_VAL_LCLK_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_CTRL_L_DEFAULT_DEFAULT_DIV_VAL_PSM_S 9
#define GL_PWR_MODE_DIVIDE_CTRL_L_DEFAULT_DEFAULT_DIV_VAL_PSM_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_CTRL_L_DEFAULT_DEFAULT_DIV_VAL_RXCTL_S 12
#define GL_PWR_MODE_DIVIDE_CTRL_L_DEFAULT_DEFAULT_DIV_VAL_RXCTL_M MAKEMASK(0x7, 12)
#define GL_PWR_MODE_DIVIDE_CTRL_L_DEFAULT_DEFAULT_DIV_VAL_UANA_S 15
#define GL_PWR_MODE_DIVIDE_CTRL_L_DEFAULT_DEFAULT_DIV_VAL_UANA_M MAKEMASK(0x7, 15)
#define GL_PWR_MODE_DIVIDE_CTRL_L_DEFAULT_DEFAULT_DIV_VAL_S5_S 18
#define GL_PWR_MODE_DIVIDE_CTRL_L_DEFAULT_DEFAULT_DIV_VAL_S5_M MAKEMASK(0x7, 18)
#define GL_PWR_MODE_DIVIDE_CTRL_M_DEFAULT	0x000B8260 /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_CTRL_M_DEFAULT_DEFAULT_DIV_VAL_PECLK_S 0
#define GL_PWR_MODE_DIVIDE_CTRL_M_DEFAULT_DEFAULT_DIV_VAL_PECLK_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_CTRL_M_DEFAULT_DEFAULT_DIV_VAL_UCLK_S 3
#define GL_PWR_MODE_DIVIDE_CTRL_M_DEFAULT_DEFAULT_DIV_VAL_UCLK_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_CTRL_M_DEFAULT_DEFAULT_DIV_VAL_LCLK_S 6
#define GL_PWR_MODE_DIVIDE_CTRL_M_DEFAULT_DEFAULT_DIV_VAL_LCLK_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_CTRL_M_DEFAULT_DEFAULT_DIV_VAL_PSM_S 9
#define GL_PWR_MODE_DIVIDE_CTRL_M_DEFAULT_DEFAULT_DIV_VAL_PSM_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_CTRL_M_DEFAULT_DEFAULT_DIV_VAL_RXCTL_S 12
#define GL_PWR_MODE_DIVIDE_CTRL_M_DEFAULT_DEFAULT_DIV_VAL_RXCTL_M MAKEMASK(0x7, 12)
#define GL_PWR_MODE_DIVIDE_CTRL_M_DEFAULT_DEFAULT_DIV_VAL_UANA_S 15
#define GL_PWR_MODE_DIVIDE_CTRL_M_DEFAULT_DEFAULT_DIV_VAL_UANA_M MAKEMASK(0x7, 15)
#define GL_PWR_MODE_DIVIDE_CTRL_M_DEFAULT_DEFAULT_DIV_VAL_S5_S 18
#define GL_PWR_MODE_DIVIDE_CTRL_M_DEFAULT_DEFAULT_DIV_VAL_S5_M MAKEMASK(0x7, 18)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_LCLK	0x000B8200 /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_LCLK_DIV_VAL_TBW_50G_H_S 0
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_LCLK_DIV_VAL_TBW_50G_H_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_LCLK_DIV_VAL_TBW_25G_H_S 3
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_LCLK_DIV_VAL_TBW_25G_H_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_LCLK_DIV_VAL_TBW_10G_H_S 6
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_LCLK_DIV_VAL_TBW_10G_H_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_LCLK_DIV_VAL_TBW_4G_H_S 9
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_LCLK_DIV_VAL_TBW_4G_H_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_LCLK_DIV_VAL_TBW_A50G_H_S 12
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_LCLK_DIV_VAL_TBW_A50G_H_M MAKEMASK(0xF, 12)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PECLK	0x000B81F0 /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PECLK_DIV_VAL_TBW_50G_H_S 0
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PECLK_DIV_VAL_TBW_50G_H_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PECLK_DIV_VAL_TBW_25G_H_S 3
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PECLK_DIV_VAL_TBW_25G_H_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PECLK_DIV_VAL_TBW_10G_H_S 6
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PECLK_DIV_VAL_TBW_10G_H_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PECLK_DIV_VAL_TBW_4G_H_S 9
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PECLK_DIV_VAL_TBW_4G_H_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PECLK_DIV_VAL_TBW_A50G_H_S 12
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PECLK_DIV_VAL_TBW_A50G_H_M MAKEMASK(0xF, 12)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PSM	0x000B81FC /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PSM_DIV_VAL_TBW_50G_H_S 0
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PSM_DIV_VAL_TBW_50G_H_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PSM_DIV_VAL_TBW_25G_H_S 3
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PSM_DIV_VAL_TBW_25G_H_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PSM_DIV_VAL_TBW_10G_H_S 6
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PSM_DIV_VAL_TBW_10G_H_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PSM_DIV_VAL_TBW_4G_H_S 9
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PSM_DIV_VAL_TBW_4G_H_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PSM_DIV_VAL_TBW_A50G_H_S 12
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_PSM_DIV_VAL_TBW_A50G_H_M MAKEMASK(0xF, 12)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_RXCTL	0x000B81F8 /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_RXCTL_DIV_VAL_TBW_50G_H_S 0
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_RXCTL_DIV_VAL_TBW_50G_H_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_RXCTL_DIV_VAL_TBW_25G_H_S 3
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_RXCTL_DIV_VAL_TBW_25G_H_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_RXCTL_DIV_VAL_TBW_10G_H_S 6
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_RXCTL_DIV_VAL_TBW_10G_H_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_RXCTL_DIV_VAL_TBW_4G_H_S 9
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_RXCTL_DIV_VAL_TBW_4G_H_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_RXCTL_DIV_VAL_TBW_A50G_H_S 12
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_RXCTL_DIV_VAL_TBW_A50G_H_M MAKEMASK(0xF, 12)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UANA	0x000B8208 /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UANA_DIV_VAL_TBW_50G_H_S 0
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UANA_DIV_VAL_TBW_50G_H_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UANA_DIV_VAL_TBW_25G_H_S 3
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UANA_DIV_VAL_TBW_25G_H_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UANA_DIV_VAL_TBW_10G_H_S 6
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UANA_DIV_VAL_TBW_10G_H_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UANA_DIV_VAL_TBW_4G_H_S 9
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UANA_DIV_VAL_TBW_4G_H_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UANA_DIV_VAL_TBW_A50G_H_S 12
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UANA_DIV_VAL_TBW_A50G_H_M MAKEMASK(0xF, 12)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UCLK	0x000B81F4 /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UCLK_DIV_VAL_TBW_50G_H_S 0
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UCLK_DIV_VAL_TBW_50G_H_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UCLK_DIV_VAL_TBW_25G_H_S 3
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UCLK_DIV_VAL_TBW_25G_H_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UCLK_DIV_VAL_TBW_10G_H_S 6
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UCLK_DIV_VAL_TBW_10G_H_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UCLK_DIV_VAL_TBW_4G_H_S 9
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UCLK_DIV_VAL_TBW_4G_H_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UCLK_DIV_VAL_TBW_A50G_H_S 12
#define GL_PWR_MODE_DIVIDE_S0_CTRL_H_UCLK_DIV_VAL_TBW_A50G_H_M MAKEMASK(0xF, 12)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_LCLK	0x000B8244 /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_LCLK_DIV_VAL_TBW_50G_L_S 0
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_LCLK_DIV_VAL_TBW_50G_L_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_LCLK_DIV_VAL_TBW_25G_L_S 3
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_LCLK_DIV_VAL_TBW_25G_L_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_LCLK_DIV_VAL_TBW_10G_L_S 6
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_LCLK_DIV_VAL_TBW_10G_L_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_LCLK_DIV_VAL_TBW_4G_L_S 9
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_LCLK_DIV_VAL_TBW_4G_L_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_LCLK_DIV_VAL_TBW_A50G_L_S 12
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_LCLK_DIV_VAL_TBW_A50G_L_M MAKEMASK(0x7, 12)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PECLK	0x000B8220 /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PECLK_DIV_VAL_TBW_50G_L_S 0
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PECLK_DIV_VAL_TBW_50G_L_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PECLK_DIV_VAL_TBW_25G_L_S 3
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PECLK_DIV_VAL_TBW_25G_L_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PECLK_DIV_VAL_TBW_10G_L_S 6
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PECLK_DIV_VAL_TBW_10G_L_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PECLK_DIV_VAL_TBW_4G_L_S 9
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PECLK_DIV_VAL_TBW_4G_L_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PECLK_DIV_VAL_TBW_A50G_L_S 12
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PECLK_DIV_VAL_TBW_A50G_L_M MAKEMASK(0x7, 12)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PSM	0x000B8240 /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PSM_DIV_VAL_TBW_50G_L_S 0
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PSM_DIV_VAL_TBW_50G_L_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PSM_DIV_VAL_TBW_25G_L_S 3
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PSM_DIV_VAL_TBW_25G_L_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PSM_DIV_VAL_TBW_10G_L_S 6
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PSM_DIV_VAL_TBW_10G_L_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PSM_DIV_VAL_TBW_4G_L_S 9
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PSM_DIV_VAL_TBW_4G_L_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PSM_DIV_VAL_TBW_A50G_L_S 12
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_PSM_DIV_VAL_TBW_A50G_L_M MAKEMASK(0x7, 12)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_RXCTL	0x000B823C /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_RXCTL_DIV_VAL_TBW_50G_L_S 0
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_RXCTL_DIV_VAL_TBW_50G_L_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_RXCTL_DIV_VAL_TBW_25G_L_S 3
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_RXCTL_DIV_VAL_TBW_25G_L_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_RXCTL_DIV_VAL_TBW_10G_L_S 6
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_RXCTL_DIV_VAL_TBW_10G_L_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_RXCTL_DIV_VAL_TBW_4G_L_S 9
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_RXCTL_DIV_VAL_TBW_4G_L_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_RXCTL_DIV_VAL_TBW_A50G_L_S 12
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_RXCTL_DIV_VAL_TBW_A50G_L_M MAKEMASK(0x7, 12)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UANA	0x000B8248 /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UANA_DIV_VAL_TBW_50G_L_S 0
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UANA_DIV_VAL_TBW_50G_L_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UANA_DIV_VAL_TBW_25G_L_S 3
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UANA_DIV_VAL_TBW_25G_L_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UANA_DIV_VAL_TBW_10G_L_S 6
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UANA_DIV_VAL_TBW_10G_L_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UANA_DIV_VAL_TBW_4G_L_S 9
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UANA_DIV_VAL_TBW_4G_L_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UANA_DIV_VAL_TBW_A50G_L_S 12
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UANA_DIV_VAL_TBW_A50G_L_M MAKEMASK(0x7, 12)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UCLK	0x000B8238 /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UCLK_DIV_VAL_TBW_50G_L_S 0
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UCLK_DIV_VAL_TBW_50G_L_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UCLK_DIV_VAL_TBW_25G_L_S 3
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UCLK_DIV_VAL_TBW_25G_L_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UCLK_DIV_VAL_TBW_10G_L_S 6
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UCLK_DIV_VAL_TBW_10G_L_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UCLK_DIV_VAL_TBW_4G_L_S 9
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UCLK_DIV_VAL_TBW_4G_L_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UCLK_DIV_VAL_TBW_A50G_L_S 12
#define GL_PWR_MODE_DIVIDE_S0_CTRL_L_UCLK_DIV_VAL_TBW_A50G_L_M MAKEMASK(0x7, 12)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_LCLK	0x000B8230 /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_LCLK_DIV_VAL_TBW_50G_M_S 0
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_LCLK_DIV_VAL_TBW_50G_M_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_LCLK_DIV_VAL_TBW_25G_M_S 3
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_LCLK_DIV_VAL_TBW_25G_M_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_LCLK_DIV_VAL_TBW_10G_M_S 6
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_LCLK_DIV_VAL_TBW_10G_M_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_LCLK_DIV_VAL_TBW_4G_M_S 9
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_LCLK_DIV_VAL_TBW_4G_M_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_LCLK_DIV_VAL_TBW_A50G_M_S 12
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_LCLK_DIV_VAL_TBW_A50G_M_M MAKEMASK(0x7, 12)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PECLK	0x000B821C /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PECLK_DIV_VAL_TBW_50G_M_S 0
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PECLK_DIV_VAL_TBW_50G_M_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PECLK_DIV_VAL_TBW_25G_M_S 3
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PECLK_DIV_VAL_TBW_25G_M_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PECLK_DIV_VAL_TBW_10G_M_S 6
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PECLK_DIV_VAL_TBW_10G_M_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PECLK_DIV_VAL_TBW_4G_M_S 9
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PECLK_DIV_VAL_TBW_4G_M_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PECLK_DIV_VAL_TBW_A50G_M_S 12
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PECLK_DIV_VAL_TBW_A50G_M_M MAKEMASK(0x7, 12)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PSM	0x000B822C /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PSM_DIV_VAL_TBW_50G_M_S 0
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PSM_DIV_VAL_TBW_50G_M_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PSM_DIV_VAL_TBW_25G_M_S 3
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PSM_DIV_VAL_TBW_25G_M_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PSM_DIV_VAL_TBW_10G_M_S 6
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PSM_DIV_VAL_TBW_10G_M_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PSM_DIV_VAL_TBW_4G_M_S 9
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PSM_DIV_VAL_TBW_4G_M_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PSM_DIV_VAL_TBW_A50G_M_S 12
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_PSM_DIV_VAL_TBW_A50G_M_M MAKEMASK(0x7, 12)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_RXCTL	0x000B8228 /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_RXCTL_DIV_VAL_TBW_50G_M_S 0
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_RXCTL_DIV_VAL_TBW_50G_M_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_RXCTL_DIV_VAL_TBW_25G_M_S 3
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_RXCTL_DIV_VAL_TBW_25G_M_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_RXCTL_DIV_VAL_TBW_10G_M_S 6
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_RXCTL_DIV_VAL_TBW_10G_M_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_RXCTL_DIV_VAL_TBW_4G_M_S 9
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_RXCTL_DIV_VAL_TBW_4G_M_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_RXCTL_DIV_VAL_TBW_A50G_M_S 12
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_RXCTL_DIV_VAL_TBW_A50G_M_M MAKEMASK(0x7, 12)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UANA	0x000B8234 /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UANA_DIV_VAL_TBW_50G_M_S 0
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UANA_DIV_VAL_TBW_50G_M_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UANA_DIV_VAL_TBW_25G_M_S 3
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UANA_DIV_VAL_TBW_25G_M_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UANA_DIV_VAL_TBW_10G_M_S 6
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UANA_DIV_VAL_TBW_10G_M_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UANA_DIV_VAL_TBW_4G_M_S 9
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UANA_DIV_VAL_TBW_4G_M_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UANA_DIV_VAL_TBW_A50G_M_S 12
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UANA_DIV_VAL_TBW_A50G_M_M MAKEMASK(0x7, 12)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UCLK	0x000B8224 /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UCLK_DIV_VAL_TBW_50G_M_S 0
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UCLK_DIV_VAL_TBW_50G_M_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UCLK_DIV_VAL_TBW_25G_M_S 3
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UCLK_DIV_VAL_TBW_25G_M_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UCLK_DIV_VAL_TBW_10G_M_S 6
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UCLK_DIV_VAL_TBW_10G_M_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UCLK_DIV_VAL_TBW_4G_M_S 9
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UCLK_DIV_VAL_TBW_4G_M_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UCLK_DIV_VAL_TBW_A50G_M_S 12
#define GL_PWR_MODE_DIVIDE_S0_CTRL_M_UCLK_DIV_VAL_TBW_A50G_M_M MAKEMASK(0x7, 12)
#define GL_PWR_MODE_DIVIDE_S5_H_CTRL		0x000B81EC /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_S5_H_CTRL_DIV_VAL_TBW_50G_H_S 0
#define GL_PWR_MODE_DIVIDE_S5_H_CTRL_DIV_VAL_TBW_50G_H_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_S5_H_CTRL_DIV_VAL_TBW_25G_H_S 3
#define GL_PWR_MODE_DIVIDE_S5_H_CTRL_DIV_VAL_TBW_25G_H_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_S5_H_CTRL_DIV_VAL_TBW_10G_H_S 6
#define GL_PWR_MODE_DIVIDE_S5_H_CTRL_DIV_VAL_TBW_10G_H_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_S5_H_CTRL_DIV_VAL_TBW_4G_H_S 9
#define GL_PWR_MODE_DIVIDE_S5_H_CTRL_DIV_VAL_TBW_4G_H_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_S5_H_CTRL_DIV_VAL_TBW_A50G_H_S 12
#define GL_PWR_MODE_DIVIDE_S5_H_CTRL_DIV_VAL_TBW_A50G_H_M MAKEMASK(0xF, 12)
#define GL_PWR_MODE_DIVIDE_S5_L_CTRL		0x000B824C /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_S5_L_CTRL_DIV_VAL_TBW_50G_L_S 0
#define GL_PWR_MODE_DIVIDE_S5_L_CTRL_DIV_VAL_TBW_50G_L_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_S5_L_CTRL_DIV_VAL_TBW_25G_L_S 3
#define GL_PWR_MODE_DIVIDE_S5_L_CTRL_DIV_VAL_TBW_25G_L_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_S5_L_CTRL_DIV_VAL_TBW_10G_L_S 6
#define GL_PWR_MODE_DIVIDE_S5_L_CTRL_DIV_VAL_TBW_10G_L_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_S5_L_CTRL_DIV_VAL_TBW_4G_L_S 9
#define GL_PWR_MODE_DIVIDE_S5_L_CTRL_DIV_VAL_TBW_4G_L_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_S5_L_CTRL_DIV_VAL_TBW_A50G_L_S 12
#define GL_PWR_MODE_DIVIDE_S5_L_CTRL_DIV_VAL_TBW_A50G_L_M MAKEMASK(0x7, 12)
#define GL_PWR_MODE_DIVIDE_S5_M_CTRL		0x000B8250 /* Reset Source: POR */
#define GL_PWR_MODE_DIVIDE_S5_M_CTRL_DIV_VAL_TBW_50G_M_S 0
#define GL_PWR_MODE_DIVIDE_S5_M_CTRL_DIV_VAL_TBW_50G_M_M MAKEMASK(0x7, 0)
#define GL_PWR_MODE_DIVIDE_S5_M_CTRL_DIV_VAL_TBW_25G_M_S 3
#define GL_PWR_MODE_DIVIDE_S5_M_CTRL_DIV_VAL_TBW_25G_M_M MAKEMASK(0x7, 3)
#define GL_PWR_MODE_DIVIDE_S5_M_CTRL_DIV_VAL_TBW_10G_M_S 6
#define GL_PWR_MODE_DIVIDE_S5_M_CTRL_DIV_VAL_TBW_10G_M_M MAKEMASK(0x7, 6)
#define GL_PWR_MODE_DIVIDE_S5_M_CTRL_DIV_VAL_TBW_4G_M_S 9
#define GL_PWR_MODE_DIVIDE_S5_M_CTRL_DIV_VAL_TBW_4G_M_M MAKEMASK(0x7, 9)
#define GL_PWR_MODE_DIVIDE_S5_M_CTRL_DIV_VAL_TBW_A50G_M_S 12
#define GL_PWR_MODE_DIVIDE_S5_M_CTRL_DIV_VAL_TBW_A50G_M_M MAKEMASK(0x7, 12)
#define GL_S5_PWR_MODE_EXIT_CTL			0x000B8270 /* Reset Source: POR */
#define GL_S5_PWR_MODE_EXIT_CTL_S5_PWR_MODE_AUTO_EXIT_S 0
#define GL_S5_PWR_MODE_EXIT_CTL_S5_PWR_MODE_AUTO_EXIT_M BIT(0)
#define GL_S5_PWR_MODE_EXIT_CTL_S5_PWR_MODE_FW_EXIT_S 1
#define GL_S5_PWR_MODE_EXIT_CTL_S5_PWR_MODE_FW_EXIT_M BIT(1)
#define GL_S5_PWR_MODE_EXIT_CTL_S5_PWR_MODE_PRST_FLOWS_ON_CORER_S 3
#define GL_S5_PWR_MODE_EXIT_CTL_S5_PWR_MODE_PRST_FLOWS_ON_CORER_M BIT(3)
#define GLGEN_PME_TO				0x000B81BC /* Reset Source: POR */
#define GLGEN_PME_TO_PME_TO_FOR_PE_S		0
#define GLGEN_PME_TO_PME_TO_FOR_PE_M		BIT(0)
#define PRTPM_EEE_STAT				0x001E4320 /* Reset Source: GLOBR */
#define PRTPM_EEE_STAT_EEE_NEG_S		29
#define PRTPM_EEE_STAT_EEE_NEG_M		BIT(29)
#define PRTPM_EEE_STAT_RX_LPI_STATUS_S		30
#define PRTPM_EEE_STAT_RX_LPI_STATUS_M		BIT(30)
#define PRTPM_EEE_STAT_TX_LPI_STATUS_S		31
#define PRTPM_EEE_STAT_TX_LPI_STATUS_M		BIT(31)
#define PRTPM_EEEC				0x001E4380 /* Reset Source: GLOBR */
#define PRTPM_EEEC_TW_WAKE_MIN_S		16
#define PRTPM_EEEC_TW_WAKE_MIN_M		MAKEMASK(0x3F, 16)
#define PRTPM_EEEC_TX_LU_LPI_DLY_S		24
#define PRTPM_EEEC_TX_LU_LPI_DLY_M		MAKEMASK(0x3, 24)
#define PRTPM_EEEC_TEEE_DLY_S			26
#define PRTPM_EEEC_TEEE_DLY_M			MAKEMASK(0x3F, 26)
#define PRTPM_EEEFWD				0x001E4400 /* Reset Source: GLOBR */
#define PRTPM_EEEFWD_EEE_FW_CONFIG_DONE_S	31
#define PRTPM_EEEFWD_EEE_FW_CONFIG_DONE_M	BIT(31)
#define PRTPM_EEER				0x001E4360 /* Reset Source: GLOBR */
#define PRTPM_EEER_TW_SYSTEM_S			0
#define PRTPM_EEER_TW_SYSTEM_M			MAKEMASK(0xFFFF, 0)
#define PRTPM_EEER_TX_LPI_EN_S			16
#define PRTPM_EEER_TX_LPI_EN_M			BIT(16)
#define PRTPM_EEETXC				0x001E43E0 /* Reset Source: GLOBR */
#define PRTPM_EEETXC_TW_PHY_S			0
#define PRTPM_EEETXC_TW_PHY_M			MAKEMASK(0xFFFF, 0)
#define PRTPM_RLPIC				0x001E43A0 /* Reset Source: GLOBR */
#define PRTPM_RLPIC_ERLPIC_S			0
#define PRTPM_RLPIC_ERLPIC_M			MAKEMASK(0xFFFFFFFF, 0)
#define PRTPM_TLPIC				0x001E43C0 /* Reset Source: GLOBR */
#define PRTPM_TLPIC_ETLPIC_S			0
#define PRTPM_TLPIC_ETLPIC_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLRPB_DHW(_i)				(0x000AC000 + ((_i) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define GLRPB_DHW_MAX_INDEX			15
#define GLRPB_DHW_DHW_TCN_S			0
#define GLRPB_DHW_DHW_TCN_M			MAKEMASK(0xFFFFF, 0)
#define GLRPB_DLW(_i)				(0x000AC044 + ((_i) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define GLRPB_DLW_MAX_INDEX			15
#define GLRPB_DLW_DLW_TCN_S			0
#define GLRPB_DLW_DLW_TCN_M			MAKEMASK(0xFFFFF, 0)
#define GLRPB_DPS(_i)				(0x000AC084 + ((_i) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define GLRPB_DPS_MAX_INDEX			15
#define GLRPB_DPS_DPS_TCN_S			0
#define GLRPB_DPS_DPS_TCN_M			MAKEMASK(0xFFFFF, 0)
#define GLRPB_DSI_EN				0x000AC324 /* Reset Source: CORER */
#define GLRPB_DSI_EN_DSI_EN_S			0
#define GLRPB_DSI_EN_DSI_EN_M			BIT(0)
#define GLRPB_DSI_EN_DSI_L2_MAC_ERR_DROP_EN_S	1
#define GLRPB_DSI_EN_DSI_L2_MAC_ERR_DROP_EN_M	BIT(1)
#define GLRPB_SHW(_i)				(0x000AC120 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLRPB_SHW_MAX_INDEX			7
#define GLRPB_SHW_SHW_S				0
#define GLRPB_SHW_SHW_M				MAKEMASK(0xFFFFF, 0)
#define GLRPB_SLW(_i)				(0x000AC140 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLRPB_SLW_MAX_INDEX			7
#define GLRPB_SLW_SLW_S				0
#define GLRPB_SLW_SLW_M				MAKEMASK(0xFFFFF, 0)
#define GLRPB_SPS(_i)				(0x000AC0C4 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLRPB_SPS_MAX_INDEX			7
#define GLRPB_SPS_SPS_TCN_S			0
#define GLRPB_SPS_SPS_TCN_M			MAKEMASK(0xFFFFF, 0)
#define GLRPB_TC_CFG(_i)			(0x000AC2A4 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLRPB_TC_CFG_MAX_INDEX			31
#define GLRPB_TC_CFG_D_POOL_S			0
#define GLRPB_TC_CFG_D_POOL_M			MAKEMASK(0xFFFF, 0)
#define GLRPB_TC_CFG_S_POOL_S			16
#define GLRPB_TC_CFG_S_POOL_M			MAKEMASK(0xFFFF, 16)
#define GLRPB_TCHW(_i)				(0x000AC330 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLRPB_TCHW_MAX_INDEX			31
#define GLRPB_TCHW_TCHW_S			0
#define GLRPB_TCHW_TCHW_M			MAKEMASK(0xFFFFF, 0)
#define GLRPB_TCLW(_i)				(0x000AC3B0 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLRPB_TCLW_MAX_INDEX			31
#define GLRPB_TCLW_TCLW_S			0
#define GLRPB_TCLW_TCLW_M			MAKEMASK(0xFFFFF, 0)
#define GLQF_APBVT(_i)				(0x00450000 + ((_i) * 4)) /* _i=0...2047 */ /* Reset Source: CORER */
#define GLQF_APBVT_MAX_INDEX			2047
#define GLQF_APBVT_APBVT_S			0
#define GLQF_APBVT_APBVT_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLQF_FD_CLSN_0				0x00460028 /* Reset Source: CORER */
#define GLQF_FD_CLSN_0_HITSBCNT_S		0
#define GLQF_FD_CLSN_0_HITSBCNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLQF_FD_CLSN1				0x00460030 /* Reset Source: CORER */
#define GLQF_FD_CLSN1_HITLBCNT_S		0
#define GLQF_FD_CLSN1_HITLBCNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLQF_FD_CNT				0x00460018 /* Reset Source: CORER */
#define GLQF_FD_CNT_FD_GCNT_S			0
#define GLQF_FD_CNT_FD_GCNT_M			MAKEMASK(0x7FFF, 0)
#define GLQF_FD_CNT_FD_BCNT_S			16
#define GLQF_FD_CNT_FD_BCNT_M			MAKEMASK(0x7FFF, 16)
#define GLQF_FD_CTL				0x00460000 /* Reset Source: CORER */
#define GLQF_FD_CTL_FDLONG_S			0
#define GLQF_FD_CTL_FDLONG_M			MAKEMASK(0xF, 0)
#define GLQF_FD_CTL_HASH_REPORT_S		4
#define GLQF_FD_CTL_HASH_REPORT_M		BIT(4)
#define GLQF_FD_CTL_FLT_ADDR_REPORT_S		5
#define GLQF_FD_CTL_FLT_ADDR_REPORT_M		BIT(5)
#define GLQF_FD_SIZE				0x00460010 /* Reset Source: CORER */
#define GLQF_FD_SIZE_FD_GSIZE_S			0
#define GLQF_FD_SIZE_FD_GSIZE_M			MAKEMASK(0x7FFF, 0)
#define GLQF_FD_SIZE_FD_BSIZE_S			16
#define GLQF_FD_SIZE_FD_BSIZE_M			MAKEMASK(0x7FFF, 16)
#define GLQF_FDCNT_0				0x00460020 /* Reset Source: CORER */
#define GLQF_FDCNT_0_BUCKETCNT_S		0
#define GLQF_FDCNT_0_BUCKETCNT_M		MAKEMASK(0x7FFF, 0)
#define GLQF_FDCNT_0_CNT_NOT_VLD_S		31
#define GLQF_FDCNT_0_CNT_NOT_VLD_M		BIT(31)
#define GLQF_FDEVICTENA(_i)			(0x00452000 + ((_i) * 4)) /* _i=0...3 */ /* Reset Source: CORER */
#define GLQF_FDEVICTENA_MAX_INDEX		3
#define GLQF_FDEVICTENA_FDEVICTENA_S		0
#define GLQF_FDEVICTENA_FDEVICTENA_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLQF_FDINSET(_i, _j)			(0x00412000 + ((_i) * 4 + (_j) * 512)) /* _i=0...127, _j=0...5 */ /* Reset Source: CORER */
#define GLQF_FDINSET_MAX_INDEX			127
#define GLQF_FDINSET_FV_WORD_INDX0_S		0
#define GLQF_FDINSET_FV_WORD_INDX0_M		MAKEMASK(0x1F, 0)
#define GLQF_FDINSET_FV_WORD_VAL0_S		7
#define GLQF_FDINSET_FV_WORD_VAL0_M		BIT(7)
#define GLQF_FDINSET_FV_WORD_INDX1_S		8
#define GLQF_FDINSET_FV_WORD_INDX1_M		MAKEMASK(0x1F, 8)
#define GLQF_FDINSET_FV_WORD_VAL1_S		15
#define GLQF_FDINSET_FV_WORD_VAL1_M		BIT(15)
#define GLQF_FDINSET_FV_WORD_INDX2_S		16
#define GLQF_FDINSET_FV_WORD_INDX2_M		MAKEMASK(0x1F, 16)
#define GLQF_FDINSET_FV_WORD_VAL2_S		23
#define GLQF_FDINSET_FV_WORD_VAL2_M		BIT(23)
#define GLQF_FDINSET_FV_WORD_INDX3_S		24
#define GLQF_FDINSET_FV_WORD_INDX3_M		MAKEMASK(0x1F, 24)
#define GLQF_FDINSET_FV_WORD_VAL3_S		31
#define GLQF_FDINSET_FV_WORD_VAL3_M		BIT(31)
#define GLQF_FDMASK(_i)				(0x00410800 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLQF_FDMASK_MAX_INDEX			31
#define GLQF_FDMASK_MSK_INDEX_S			0
#define GLQF_FDMASK_MSK_INDEX_M			MAKEMASK(0x1F, 0)
#define GLQF_FDMASK_MASK_S			16
#define GLQF_FDMASK_MASK_M			MAKEMASK(0xFFFF, 16)
#define GLQF_FDMASK_SEL(_i)			(0x00410400 + ((_i) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLQF_FDMASK_SEL_MAX_INDEX		127
#define GLQF_FDMASK_SEL_MASK_SEL_S		0
#define GLQF_FDMASK_SEL_MASK_SEL_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLQF_FDSWAP(_i, _j)			(0x00413000 + ((_i) * 4 + (_j) * 512)) /* _i=0...127, _j=0...5 */ /* Reset Source: CORER */
#define GLQF_FDSWAP_MAX_INDEX			127
#define GLQF_FDSWAP_FV_WORD_INDX0_S		0
#define GLQF_FDSWAP_FV_WORD_INDX0_M		MAKEMASK(0x1F, 0)
#define GLQF_FDSWAP_FV_WORD_VAL0_S		7
#define GLQF_FDSWAP_FV_WORD_VAL0_M		BIT(7)
#define GLQF_FDSWAP_FV_WORD_INDX1_S		8
#define GLQF_FDSWAP_FV_WORD_INDX1_M		MAKEMASK(0x1F, 8)
#define GLQF_FDSWAP_FV_WORD_VAL1_S		15
#define GLQF_FDSWAP_FV_WORD_VAL1_M		BIT(15)
#define GLQF_FDSWAP_FV_WORD_INDX2_S		16
#define GLQF_FDSWAP_FV_WORD_INDX2_M		MAKEMASK(0x1F, 16)
#define GLQF_FDSWAP_FV_WORD_VAL2_S		23
#define GLQF_FDSWAP_FV_WORD_VAL2_M		BIT(23)
#define GLQF_FDSWAP_FV_WORD_INDX3_S		24
#define GLQF_FDSWAP_FV_WORD_INDX3_M		MAKEMASK(0x1F, 24)
#define GLQF_FDSWAP_FV_WORD_VAL3_S		31
#define GLQF_FDSWAP_FV_WORD_VAL3_M		BIT(31)
#define GLQF_HINSET(_i, _j)			(0x0040E000 + ((_i) * 4 + (_j) * 512)) /* _i=0...127, _j=0...5 */ /* Reset Source: CORER */
#define GLQF_HINSET_MAX_INDEX			127
#define GLQF_HINSET_FV_WORD_INDX0_S		0
#define GLQF_HINSET_FV_WORD_INDX0_M		MAKEMASK(0x1F, 0)
#define GLQF_HINSET_FV_WORD_VAL0_S		7
#define GLQF_HINSET_FV_WORD_VAL0_M		BIT(7)
#define GLQF_HINSET_FV_WORD_INDX1_S		8
#define GLQF_HINSET_FV_WORD_INDX1_M		MAKEMASK(0x1F, 8)
#define GLQF_HINSET_FV_WORD_VAL1_S		15
#define GLQF_HINSET_FV_WORD_VAL1_M		BIT(15)
#define GLQF_HINSET_FV_WORD_INDX2_S		16
#define GLQF_HINSET_FV_WORD_INDX2_M		MAKEMASK(0x1F, 16)
#define GLQF_HINSET_FV_WORD_VAL2_S		23
#define GLQF_HINSET_FV_WORD_VAL2_M		BIT(23)
#define GLQF_HINSET_FV_WORD_INDX3_S		24
#define GLQF_HINSET_FV_WORD_INDX3_M		MAKEMASK(0x1F, 24)
#define GLQF_HINSET_FV_WORD_VAL3_S		31
#define GLQF_HINSET_FV_WORD_VAL3_M		BIT(31)
#define GLQF_HKEY(_i)				(0x00456000 + ((_i) * 4)) /* _i=0...12 */ /* Reset Source: CORER */
#define GLQF_HKEY_MAX_INDEX			12
#define GLQF_HKEY_KEY_0_S			0
#define GLQF_HKEY_KEY_0_M			MAKEMASK(0xFF, 0)
#define GLQF_HKEY_KEY_1_S			8
#define GLQF_HKEY_KEY_1_M			MAKEMASK(0xFF, 8)
#define GLQF_HKEY_KEY_2_S			16
#define GLQF_HKEY_KEY_2_M			MAKEMASK(0xFF, 16)
#define GLQF_HKEY_KEY_3_S			24
#define GLQF_HKEY_KEY_3_M			MAKEMASK(0xFF, 24)
#define GLQF_HLUT(_i, _j)			(0x00438000 + ((_i) * 4 + (_j) * 512)) /* _i=0...127, _j=0...15 */ /* Reset Source: CORER */
#define GLQF_HLUT_MAX_INDEX			127
#define GLQF_HLUT_LUT0_S			0
#define GLQF_HLUT_LUT0_M			MAKEMASK(0x3F, 0)
#define GLQF_HLUT_LUT1_S			8
#define GLQF_HLUT_LUT1_M			MAKEMASK(0x3F, 8)
#define GLQF_HLUT_LUT2_S			16
#define GLQF_HLUT_LUT2_M			MAKEMASK(0x3F, 16)
#define GLQF_HLUT_LUT3_S			24
#define GLQF_HLUT_LUT3_M			MAKEMASK(0x3F, 24)
#define GLQF_HLUT_SIZE(_i)			(0x00455400 + ((_i) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define GLQF_HLUT_SIZE_MAX_INDEX		15
#define GLQF_HLUT_SIZE_HSIZE_S			0
#define GLQF_HLUT_SIZE_HSIZE_M			BIT(0)
#define GLQF_HMASK(_i)				(0x0040FC00 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLQF_HMASK_MAX_INDEX			31
#define GLQF_HMASK_MSK_INDEX_S			0
#define GLQF_HMASK_MSK_INDEX_M			MAKEMASK(0x1F, 0)
#define GLQF_HMASK_MASK_S			16
#define GLQF_HMASK_MASK_M			MAKEMASK(0xFFFF, 16)
#define GLQF_HMASK_SEL(_i)			(0x00410000 + ((_i) * 4)) /* _i=0...127 */ /* Reset Source: CORER */
#define GLQF_HMASK_SEL_MAX_INDEX		127
#define GLQF_HMASK_SEL_MASK_SEL_S		0
#define GLQF_HMASK_SEL_MASK_SEL_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLQF_HSYMM(_i, _j)			(0x0040F000 + ((_i) * 4 + (_j) * 512)) /* _i=0...127, _j=0...5 */ /* Reset Source: CORER */
#define GLQF_HSYMM_MAX_INDEX			127
#define GLQF_HSYMM_FV_SYMM_INDX0_S		0
#define GLQF_HSYMM_FV_SYMM_INDX0_M		MAKEMASK(0x1F, 0)
#define GLQF_HSYMM_SYMM0_ENA_S			7
#define GLQF_HSYMM_SYMM0_ENA_M			BIT(7)
#define GLQF_HSYMM_FV_SYMM_INDX1_S		8
#define GLQF_HSYMM_FV_SYMM_INDX1_M		MAKEMASK(0x1F, 8)
#define GLQF_HSYMM_SYMM1_ENA_S			15
#define GLQF_HSYMM_SYMM1_ENA_M			BIT(15)
#define GLQF_HSYMM_FV_SYMM_INDX2_S		16
#define GLQF_HSYMM_FV_SYMM_INDX2_M		MAKEMASK(0x1F, 16)
#define GLQF_HSYMM_SYMM2_ENA_S			23
#define GLQF_HSYMM_SYMM2_ENA_M			BIT(23)
#define GLQF_HSYMM_FV_SYMM_INDX3_S		24
#define GLQF_HSYMM_FV_SYMM_INDX3_M		MAKEMASK(0x1F, 24)
#define GLQF_HSYMM_SYMM3_ENA_S			31
#define GLQF_HSYMM_SYMM3_ENA_M			BIT(31)
#define GLQF_PE_APBVT_CNT			0x00455500 /* Reset Source: CORER */
#define GLQF_PE_APBVT_CNT_APBVT_LAN_S		0
#define GLQF_PE_APBVT_CNT_APBVT_LAN_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLQF_PE_CMD				0x00471080 /* Reset Source: CORER */
#define GLQF_PE_CMD_ADDREM_STS_S		0
#define GLQF_PE_CMD_ADDREM_STS_M		MAKEMASK(0xFFFFFF, 0)
#define GLQF_PE_CMD_ADDREM_ID_S			28
#define GLQF_PE_CMD_ADDREM_ID_M			MAKEMASK(0xF, 28)
#define GLQF_PE_CTL				0x004710C0 /* Reset Source: CORER */
#define GLQF_PE_CTL_PELONG_S			0
#define GLQF_PE_CTL_PELONG_M			MAKEMASK(0xF, 0)
#define GLQF_PE_CTL2(_i)			(0x00455200 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLQF_PE_CTL2_MAX_INDEX			31
#define GLQF_PE_CTL2_TO_QH_S			0
#define GLQF_PE_CTL2_TO_QH_M			MAKEMASK(0x3, 0)
#define GLQF_PE_CTL2_APBVT_ENA_S		2
#define GLQF_PE_CTL2_APBVT_ENA_M		BIT(2)
#define GLQF_PE_FVE				0x0020E514 /* Reset Source: CORER */
#define GLQF_PE_FVE_W_ENA_S			0
#define GLQF_PE_FVE_W_ENA_M			MAKEMASK(0xFFFFFF, 0)
#define GLQF_PE_OSR_STS				0x00471040 /* Reset Source: CORER */
#define GLQF_PE_OSR_STS_QH_SRCH_MAXOSR_S	0
#define GLQF_PE_OSR_STS_QH_SRCH_MAXOSR_M	MAKEMASK(0x3FF, 0)
#define GLQF_PE_OSR_STS_QH_CMD_MAXOSR_S		16
#define GLQF_PE_OSR_STS_QH_CMD_MAXOSR_M		MAKEMASK(0x3FF, 16)
#define GLQF_PEINSET(_i, _j)			(0x00415000 + ((_i) * 4 + (_j) * 128)) /* _i=0...31, _j=0...5 */ /* Reset Source: CORER */
#define GLQF_PEINSET_MAX_INDEX			31
#define GLQF_PEINSET_FV_WORD_INDX0_S		0
#define GLQF_PEINSET_FV_WORD_INDX0_M		MAKEMASK(0x1F, 0)
#define GLQF_PEINSET_FV_WORD_VAL0_S		7
#define GLQF_PEINSET_FV_WORD_VAL0_M		BIT(7)
#define GLQF_PEINSET_FV_WORD_INDX1_S		8
#define GLQF_PEINSET_FV_WORD_INDX1_M		MAKEMASK(0x1F, 8)
#define GLQF_PEINSET_FV_WORD_VAL1_S		15
#define GLQF_PEINSET_FV_WORD_VAL1_M		BIT(15)
#define GLQF_PEINSET_FV_WORD_INDX2_S		16
#define GLQF_PEINSET_FV_WORD_INDX2_M		MAKEMASK(0x1F, 16)
#define GLQF_PEINSET_FV_WORD_VAL2_S		23
#define GLQF_PEINSET_FV_WORD_VAL2_M		BIT(23)
#define GLQF_PEINSET_FV_WORD_INDX3_S		24
#define GLQF_PEINSET_FV_WORD_INDX3_M		MAKEMASK(0x1F, 24)
#define GLQF_PEINSET_FV_WORD_VAL3_S		31
#define GLQF_PEINSET_FV_WORD_VAL3_M		BIT(31)
#define GLQF_PEMASK(_i)				(0x00415400 + ((_i) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define GLQF_PEMASK_MAX_INDEX			15
#define GLQF_PEMASK_MSK_INDEX_S			0
#define GLQF_PEMASK_MSK_INDEX_M			MAKEMASK(0x1F, 0)
#define GLQF_PEMASK_MASK_S			16
#define GLQF_PEMASK_MASK_M			MAKEMASK(0xFFFF, 16)
#define GLQF_PEMASK_SEL(_i)			(0x00415500 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLQF_PEMASK_SEL_MAX_INDEX		31
#define GLQF_PEMASK_SEL_MASK_SEL_S		0
#define GLQF_PEMASK_SEL_MASK_SEL_M		MAKEMASK(0xFFFF, 0)
#define GLQF_PETABLE_CLR(_i)			(0x000AA078 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLQF_PETABLE_CLR_MAX_INDEX		1
#define GLQF_PETABLE_CLR_VM_VF_NUM_S		0
#define GLQF_PETABLE_CLR_VM_VF_NUM_M		MAKEMASK(0x3FF, 0)
#define GLQF_PETABLE_CLR_VM_VF_TYPE_S		10
#define GLQF_PETABLE_CLR_VM_VF_TYPE_M		MAKEMASK(0x3, 10)
#define GLQF_PETABLE_CLR_PF_NUM_S		12
#define GLQF_PETABLE_CLR_PF_NUM_M		MAKEMASK(0x7, 12)
#define GLQF_PETABLE_CLR_PE_BUSY_S		16
#define GLQF_PETABLE_CLR_PE_BUSY_M		BIT(16)
#define GLQF_PETABLE_CLR_PE_CLEAR_S		17
#define GLQF_PETABLE_CLR_PE_CLEAR_M		BIT(17)
#define GLQF_PROF2TC(_i, _j)			(0x0044D000 + ((_i) * 4 + (_j) * 512)) /* _i=0...127, _j=0...3 */ /* Reset Source: CORER */
#define GLQF_PROF2TC_MAX_INDEX			127
#define GLQF_PROF2TC_OVERRIDE_ENA_0_S		0
#define GLQF_PROF2TC_OVERRIDE_ENA_0_M		BIT(0)
#define GLQF_PROF2TC_REGION_0_S			1
#define GLQF_PROF2TC_REGION_0_M			MAKEMASK(0x7, 1)
#define GLQF_PROF2TC_OVERRIDE_ENA_1_S		4
#define GLQF_PROF2TC_OVERRIDE_ENA_1_M		BIT(4)
#define GLQF_PROF2TC_REGION_1_S			5
#define GLQF_PROF2TC_REGION_1_M			MAKEMASK(0x7, 5)
#define GLQF_PROF2TC_OVERRIDE_ENA_2_S		8
#define GLQF_PROF2TC_OVERRIDE_ENA_2_M		BIT(8)
#define GLQF_PROF2TC_REGION_2_S			9
#define GLQF_PROF2TC_REGION_2_M			MAKEMASK(0x7, 9)
#define GLQF_PROF2TC_OVERRIDE_ENA_3_S		12
#define GLQF_PROF2TC_OVERRIDE_ENA_3_M		BIT(12)
#define GLQF_PROF2TC_REGION_3_S			13
#define GLQF_PROF2TC_REGION_3_M			MAKEMASK(0x7, 13)
#define GLQF_PROF2TC_OVERRIDE_ENA_4_S		16
#define GLQF_PROF2TC_OVERRIDE_ENA_4_M		BIT(16)
#define GLQF_PROF2TC_REGION_4_S			17
#define GLQF_PROF2TC_REGION_4_M			MAKEMASK(0x7, 17)
#define GLQF_PROF2TC_OVERRIDE_ENA_5_S		20
#define GLQF_PROF2TC_OVERRIDE_ENA_5_M		BIT(20)
#define GLQF_PROF2TC_REGION_5_S			21
#define GLQF_PROF2TC_REGION_5_M			MAKEMASK(0x7, 21)
#define GLQF_PROF2TC_OVERRIDE_ENA_6_S		24
#define GLQF_PROF2TC_OVERRIDE_ENA_6_M		BIT(24)
#define GLQF_PROF2TC_REGION_6_S			25
#define GLQF_PROF2TC_REGION_6_M			MAKEMASK(0x7, 25)
#define GLQF_PROF2TC_OVERRIDE_ENA_7_S		28
#define GLQF_PROF2TC_OVERRIDE_ENA_7_M		BIT(28)
#define GLQF_PROF2TC_REGION_7_S			29
#define GLQF_PROF2TC_REGION_7_M			MAKEMASK(0x7, 29)
#define PFQF_FD_CNT				0x00460180 /* Reset Source: CORER */
#define PFQF_FD_CNT_FD_GCNT_S			0
#define PFQF_FD_CNT_FD_GCNT_M			MAKEMASK(0x7FFF, 0)
#define PFQF_FD_CNT_FD_BCNT_S			16
#define PFQF_FD_CNT_FD_BCNT_M			MAKEMASK(0x7FFF, 16)
#define PFQF_FD_ENA				0x0043A000 /* Reset Source: CORER */
#define PFQF_FD_ENA_FD_ENA_S			0
#define PFQF_FD_ENA_FD_ENA_M			BIT(0)
#define PFQF_FD_SIZE				0x00460100 /* Reset Source: CORER */
#define PFQF_FD_SIZE_FD_GSIZE_S			0
#define PFQF_FD_SIZE_FD_GSIZE_M			MAKEMASK(0x7FFF, 0)
#define PFQF_FD_SIZE_FD_BSIZE_S			16
#define PFQF_FD_SIZE_FD_BSIZE_M			MAKEMASK(0x7FFF, 16)
#define PFQF_FD_SUBTRACT			0x00460200 /* Reset Source: CORER */
#define PFQF_FD_SUBTRACT_FD_GCNT_S		0
#define PFQF_FD_SUBTRACT_FD_GCNT_M		MAKEMASK(0x7FFF, 0)
#define PFQF_FD_SUBTRACT_FD_BCNT_S		16
#define PFQF_FD_SUBTRACT_FD_BCNT_M		MAKEMASK(0x7FFF, 16)
#define PFQF_HLUT(_i)				(0x00430000 + ((_i) * 64)) /* _i=0...511 */ /* Reset Source: CORER */
#define PFQF_HLUT_MAX_INDEX			511
#define PFQF_HLUT_LUT0_S			0
#define PFQF_HLUT_LUT0_M			MAKEMASK(0xFF, 0)
#define PFQF_HLUT_LUT1_S			8
#define PFQF_HLUT_LUT1_M			MAKEMASK(0xFF, 8)
#define PFQF_HLUT_LUT2_S			16
#define PFQF_HLUT_LUT2_M			MAKEMASK(0xFF, 16)
#define PFQF_HLUT_LUT3_S			24
#define PFQF_HLUT_LUT3_M			MAKEMASK(0xFF, 24)
#define PFQF_HLUT_SIZE				0x00455480 /* Reset Source: CORER */
#define PFQF_HLUT_SIZE_HSIZE_S			0
#define PFQF_HLUT_SIZE_HSIZE_M			MAKEMASK(0x3, 0)
#define PFQF_PE_CLSN0				0x00470480 /* Reset Source: CORER */
#define PFQF_PE_CLSN0_HITSBCNT_S		0
#define PFQF_PE_CLSN0_HITSBCNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define PFQF_PE_CLSN1				0x00470500 /* Reset Source: CORER */
#define PFQF_PE_CLSN1_HITLBCNT_S		0
#define PFQF_PE_CLSN1_HITLBCNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define PFQF_PE_CTL1				0x00470000 /* Reset Source: CORER */
#define PFQF_PE_CTL1_PEHSIZE_S			0
#define PFQF_PE_CTL1_PEHSIZE_M			MAKEMASK(0xF, 0)
#define PFQF_PE_CTL2				0x00470040 /* Reset Source: CORER */
#define PFQF_PE_CTL2_PEDSIZE_S			0
#define PFQF_PE_CTL2_PEDSIZE_M			MAKEMASK(0xF, 0)
#define PFQF_PE_FILTERING_ENA			0x0043A080 /* Reset Source: CORER */
#define PFQF_PE_FILTERING_ENA_PE_ENA_S		0
#define PFQF_PE_FILTERING_ENA_PE_ENA_M		BIT(0)
#define PFQF_PE_FLHD				0x00470100 /* Reset Source: CORER */
#define PFQF_PE_FLHD_FLHD_S			0
#define PFQF_PE_FLHD_FLHD_M			MAKEMASK(0xFFFFFF, 0)
#define PFQF_PE_ST_CTL				0x00470400 /* Reset Source: CORER */
#define PFQF_PE_ST_CTL_PF_CNT_EN_S		0
#define PFQF_PE_ST_CTL_PF_CNT_EN_M		BIT(0)
#define PFQF_PE_ST_CTL_VFS_CNT_EN_S		1
#define PFQF_PE_ST_CTL_VFS_CNT_EN_M		BIT(1)
#define PFQF_PE_ST_CTL_VF_CNT_EN_S		2
#define PFQF_PE_ST_CTL_VF_CNT_EN_M		BIT(2)
#define PFQF_PE_ST_CTL_VF_NUM_S			16
#define PFQF_PE_ST_CTL_VF_NUM_M			MAKEMASK(0xFF, 16)
#define PFQF_PE_TC_CTL				0x00452080 /* Reset Source: CORER */
#define PFQF_PE_TC_CTL_TC_EN_PF_S		0
#define PFQF_PE_TC_CTL_TC_EN_PF_M		MAKEMASK(0xFF, 0)
#define PFQF_PE_TC_CTL_TC_EN_VF_S		16
#define PFQF_PE_TC_CTL_TC_EN_VF_M		MAKEMASK(0xFF, 16)
#define PFQF_PECNT_0				0x00470200 /* Reset Source: CORER */
#define PFQF_PECNT_0_BUCKETCNT_S		0
#define PFQF_PECNT_0_BUCKETCNT_M		MAKEMASK(0x3FFFF, 0)
#define PFQF_PECNT_1				0x00470300 /* Reset Source: CORER */
#define PFQF_PECNT_1_FLTCNT_S			0
#define PFQF_PECNT_1_FLTCNT_M			MAKEMASK(0x3FFFF, 0)
#define VPQF_PE_CTL1(_VF)			(0x00474000 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VPQF_PE_CTL1_MAX_INDEX			255
#define VPQF_PE_CTL1_PEHSIZE_S			0
#define VPQF_PE_CTL1_PEHSIZE_M			MAKEMASK(0xF, 0)
#define VPQF_PE_CTL2(_VF)			(0x00474800 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VPQF_PE_CTL2_MAX_INDEX			255
#define VPQF_PE_CTL2_PEDSIZE_S			0
#define VPQF_PE_CTL2_PEDSIZE_M			MAKEMASK(0xF, 0)
#define VPQF_PE_FILTERING_ENA(_VF)		(0x00455800 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VPQF_PE_FILTERING_ENA_MAX_INDEX		255
#define VPQF_PE_FILTERING_ENA_PE_ENA_S		0
#define VPQF_PE_FILTERING_ENA_PE_ENA_M		BIT(0)
#define VPQF_PE_FLHD(_VF)			(0x00472000 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VPQF_PE_FLHD_MAX_INDEX			255
#define VPQF_PE_FLHD_FLHD_S			0
#define VPQF_PE_FLHD_FLHD_M			MAKEMASK(0xFFFFFF, 0)
#define VPQF_PECNT_0(_VF)			(0x00472800 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VPQF_PECNT_0_MAX_INDEX			255
#define VPQF_PECNT_0_BUCKETCNT_S		0
#define VPQF_PECNT_0_BUCKETCNT_M		MAKEMASK(0x3FFFF, 0)
#define VPQF_PECNT_1(_VF)			(0x00473000 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VPQF_PECNT_1_MAX_INDEX			255
#define VPQF_PECNT_1_FLTCNT_S			0
#define VPQF_PECNT_1_FLTCNT_M			MAKEMASK(0x3FFFF, 0)
#define GLDCB_RMPMC				0x001223C8 /* Reset Source: CORER */
#define GLDCB_RMPMC_RSPM_S			0
#define GLDCB_RMPMC_RSPM_M			MAKEMASK(0x3F, 0)
#define GLDCB_RMPMC_MIQ_NODROP_MODE_S		6
#define GLDCB_RMPMC_MIQ_NODROP_MODE_M		MAKEMASK(0x1F, 6)
#define GLDCB_RMPMC_RPM_DIS_S			31
#define GLDCB_RMPMC_RPM_DIS_M			BIT(31)
#define GLDCB_RMPMS				0x001223CC /* Reset Source: CORER */
#define GLDCB_RMPMS_RMPM_S			0
#define GLDCB_RMPMS_RMPM_M			MAKEMASK(0xFFFF, 0)
#define GLDCB_RPCC				0x00122260 /* Reset Source: CORER */
#define GLDCB_RPCC_EN_S				0
#define GLDCB_RPCC_EN_M				BIT(0)
#define GLDCB_RPCC_SCL_FACT_S			4
#define GLDCB_RPCC_SCL_FACT_M			MAKEMASK(0x1F, 4)
#define GLDCB_RPCC_THRSH_S			16
#define GLDCB_RPCC_THRSH_M			MAKEMASK(0xFFF, 16)
#define GLDCB_RSPMC				0x001223C4 /* Reset Source: CORER */
#define GLDCB_RSPMC_RSPM_S			0
#define GLDCB_RSPMC_RSPM_M			MAKEMASK(0xFF, 0)
#define GLDCB_RSPMC_RPM_MODE_S			8
#define GLDCB_RSPMC_RPM_MODE_M			MAKEMASK(0x3, 8)
#define GLDCB_RSPMC_PRR_MAX_EXP_S		10
#define GLDCB_RSPMC_PRR_MAX_EXP_M		MAKEMASK(0xF, 10)
#define GLDCB_RSPMC_PFCTIMER_S			14
#define GLDCB_RSPMC_PFCTIMER_M			MAKEMASK(0x3FFF, 14)
#define GLDCB_RSPMC_RPM_DIS_S			31
#define GLDCB_RSPMC_RPM_DIS_M			BIT(31)
#define GLDCB_RSPMS				0x001223C0 /* Reset Source: CORER */
#define GLDCB_RSPMS_RSPM_S			0
#define GLDCB_RSPMS_RSPM_M			MAKEMASK(0x3FFFF, 0)
#define GLDCB_RTCTI				0x001223D0 /* Reset Source: CORER */
#define GLDCB_RTCTI_PFCTIMEOUT_TC_S		0
#define GLDCB_RTCTI_PFCTIMEOUT_TC_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLDCB_RTCTQ(_i)				(0x001222C0 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLDCB_RTCTQ_MAX_INDEX			31
#define GLDCB_RTCTQ_RXQNUM_S			0
#define GLDCB_RTCTQ_RXQNUM_M			MAKEMASK(0x7FF, 0)
#define GLDCB_RTCTQ_IS_PF_Q_S			16
#define GLDCB_RTCTQ_IS_PF_Q_M			BIT(16)
#define GLDCB_RTCTS(_i)				(0x00122340 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLDCB_RTCTS_MAX_INDEX			31
#define GLDCB_RTCTS_PFCTIMER_S			0
#define GLDCB_RTCTS_PFCTIMER_M			MAKEMASK(0x3FFF, 0)
#define GLRCB_CFG_COTF_CNT(_i)			(0x001223D4 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLRCB_CFG_COTF_CNT_MAX_INDEX		7
#define GLRCB_CFG_COTF_CNT_MRKR_COTF_CNT_S	0
#define GLRCB_CFG_COTF_CNT_MRKR_COTF_CNT_M	MAKEMASK(0x3F, 0)
#define GLRCB_CFG_COTF_ST			0x001223F4 /* Reset Source: CORER */
#define GLRCB_CFG_COTF_ST_MRKR_COTF_ST_S	0
#define GLRCB_CFG_COTF_ST_MRKR_COTF_ST_M	MAKEMASK(0xFF, 0)
#define GLRPRS_PMCFG_DHW(_i)			(0x00200388 + ((_i) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define GLRPRS_PMCFG_DHW_MAX_INDEX		15
#define GLRPRS_PMCFG_DHW_DHW_S			0
#define GLRPRS_PMCFG_DHW_DHW_M			MAKEMASK(0xFFFFF, 0)
#define GLRPRS_PMCFG_DLW(_i)			(0x002003C8 + ((_i) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define GLRPRS_PMCFG_DLW_MAX_INDEX		15
#define GLRPRS_PMCFG_DLW_DLW_S			0
#define GLRPRS_PMCFG_DLW_DLW_M			MAKEMASK(0xFFFFF, 0)
#define GLRPRS_PMCFG_DPS(_i)			(0x00200308 + ((_i) * 4)) /* _i=0...15 */ /* Reset Source: CORER */
#define GLRPRS_PMCFG_DPS_MAX_INDEX		15
#define GLRPRS_PMCFG_DPS_DPS_S			0
#define GLRPRS_PMCFG_DPS_DPS_M			MAKEMASK(0xFFFFF, 0)
#define GLRPRS_PMCFG_SHW(_i)			(0x00200448 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLRPRS_PMCFG_SHW_MAX_INDEX		7
#define GLRPRS_PMCFG_SHW_SHW_S			0
#define GLRPRS_PMCFG_SHW_SHW_M			MAKEMASK(0xFFFFF, 0)
#define GLRPRS_PMCFG_SLW(_i)			(0x00200468 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLRPRS_PMCFG_SLW_MAX_INDEX		7
#define GLRPRS_PMCFG_SLW_SLW_S			0
#define GLRPRS_PMCFG_SLW_SLW_M			MAKEMASK(0xFFFFF, 0)
#define GLRPRS_PMCFG_SPS(_i)			(0x00200408 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLRPRS_PMCFG_SPS_MAX_INDEX		7
#define GLRPRS_PMCFG_SPS_SPS_S			0
#define GLRPRS_PMCFG_SPS_SPS_M			MAKEMASK(0xFFFFF, 0)
#define GLRPRS_PMCFG_TC_CFG(_i)			(0x00200488 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLRPRS_PMCFG_TC_CFG_MAX_INDEX		31
#define GLRPRS_PMCFG_TC_CFG_D_POOL_S		0
#define GLRPRS_PMCFG_TC_CFG_D_POOL_M		MAKEMASK(0xF, 0)
#define GLRPRS_PMCFG_TC_CFG_S_POOL_S		16
#define GLRPRS_PMCFG_TC_CFG_S_POOL_M		MAKEMASK(0x7, 16)
#define GLRPRS_PMCFG_TCHW(_i)			(0x00200588 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLRPRS_PMCFG_TCHW_MAX_INDEX		31
#define GLRPRS_PMCFG_TCHW_TCHW_S		0
#define GLRPRS_PMCFG_TCHW_TCHW_M		MAKEMASK(0xFFFFF, 0)
#define GLRPRS_PMCFG_TCLW(_i)			(0x00200608 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLRPRS_PMCFG_TCLW_MAX_INDEX		31
#define GLRPRS_PMCFG_TCLW_TCLW_S		0
#define GLRPRS_PMCFG_TCLW_TCLW_M		MAKEMASK(0xFFFFF, 0)
#define GLSWT_PMCFG_TC_CFG(_i)			(0x00204900 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLSWT_PMCFG_TC_CFG_MAX_INDEX		31
#define GLSWT_PMCFG_TC_CFG_D_POOL_S		0
#define GLSWT_PMCFG_TC_CFG_D_POOL_M		MAKEMASK(0xF, 0)
#define GLSWT_PMCFG_TC_CFG_S_POOL_S		16
#define GLSWT_PMCFG_TC_CFG_S_POOL_M		MAKEMASK(0x7, 16)
#define PRTDCB_RLANPMS				0x00122280 /* Reset Source: CORER */
#define PRTDCB_RLANPMS_LANRPPM_S		0
#define PRTDCB_RLANPMS_LANRPPM_M		MAKEMASK(0x3FFFF, 0)
#define PRTDCB_RPPMC				0x00122240 /* Reset Source: CORER */
#define PRTDCB_RPPMC_LANRPPM_S			0
#define PRTDCB_RPPMC_LANRPPM_M			MAKEMASK(0xFF, 0)
#define PRTDCB_RPPMC_RDMARPPM_S			8
#define PRTDCB_RPPMC_RDMARPPM_M			MAKEMASK(0xFF, 8)
#define PRTDCB_RRDMAPMS				0x00122120 /* Reset Source: CORER */
#define PRTDCB_RRDMAPMS_RDMARPPM_S		0
#define PRTDCB_RRDMAPMS_RDMARPPM_M		MAKEMASK(0x3FFFF, 0)
#define GL_STAT_SWR_BPCH(_i)			(0x00347804 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GL_STAT_SWR_BPCH_MAX_INDEX		127
#define GL_STAT_SWR_BPCH_VLBPCH_S		0
#define GL_STAT_SWR_BPCH_VLBPCH_M		MAKEMASK(0xFF, 0)
#define GL_STAT_SWR_BPCL(_i)			(0x00347800 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GL_STAT_SWR_BPCL_MAX_INDEX		127
#define GL_STAT_SWR_BPCL_VLBPCL_S		0
#define GL_STAT_SWR_BPCL_VLBPCL_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_STAT_SWR_GORCH(_i)			(0x00342004 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GL_STAT_SWR_GORCH_MAX_INDEX		127
#define GL_STAT_SWR_GORCH_VLBCH_S		0
#define GL_STAT_SWR_GORCH_VLBCH_M		MAKEMASK(0xFF, 0)
#define GL_STAT_SWR_GORCL(_i)			(0x00342000 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GL_STAT_SWR_GORCL_MAX_INDEX		127
#define GL_STAT_SWR_GORCL_VLBCL_S		0
#define GL_STAT_SWR_GORCL_VLBCL_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_STAT_SWR_GOTCH(_i)			(0x00304004 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GL_STAT_SWR_GOTCH_MAX_INDEX		127
#define GL_STAT_SWR_GOTCH_VLBCH_S		0
#define GL_STAT_SWR_GOTCH_VLBCH_M		MAKEMASK(0xFF, 0)
#define GL_STAT_SWR_GOTCL(_i)			(0x00304000 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GL_STAT_SWR_GOTCL_MAX_INDEX		127
#define GL_STAT_SWR_GOTCL_VLBCL_S		0
#define GL_STAT_SWR_GOTCL_VLBCL_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_STAT_SWR_MPCH(_i)			(0x00347404 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GL_STAT_SWR_MPCH_MAX_INDEX		127
#define GL_STAT_SWR_MPCH_VLMPCH_S		0
#define GL_STAT_SWR_MPCH_VLMPCH_M		MAKEMASK(0xFF, 0)
#define GL_STAT_SWR_MPCL(_i)			(0x00347400 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GL_STAT_SWR_MPCL_MAX_INDEX		127
#define GL_STAT_SWR_MPCL_VLMPCL_S		0
#define GL_STAT_SWR_MPCL_VLMPCL_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_STAT_SWR_UPCH(_i)			(0x00347004 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GL_STAT_SWR_UPCH_MAX_INDEX		127
#define GL_STAT_SWR_UPCH_VLUPCH_S		0
#define GL_STAT_SWR_UPCH_VLUPCH_M		MAKEMASK(0xFF, 0)
#define GL_STAT_SWR_UPCL(_i)			(0x00347000 + ((_i) * 8)) /* _i=0...127 */ /* Reset Source: CORER */
#define GL_STAT_SWR_UPCL_MAX_INDEX		127
#define GL_STAT_SWR_UPCL_VLUPCL_S		0
#define GL_STAT_SWR_UPCL_VLUPCL_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_AORCL(_i)				(0x003812C0 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_AORCL_MAX_INDEX			7
#define GLPRT_AORCL_AORCL_S			0
#define GLPRT_AORCL_AORCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_BPRCH(_i)				(0x00381384 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_BPRCH_MAX_INDEX			7
#define GLPRT_BPRCH_UPRCH_S			0
#define GLPRT_BPRCH_UPRCH_M			MAKEMASK(0xFF, 0)
#define GLPRT_BPRCL(_i)				(0x00381380 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_BPRCL_MAX_INDEX			7
#define GLPRT_BPRCL_UPRCH_S			0
#define GLPRT_BPRCL_UPRCH_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_BPTCH(_i)				(0x00381244 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_BPTCH_MAX_INDEX			7
#define GLPRT_BPTCH_UPRCH_S			0
#define GLPRT_BPTCH_UPRCH_M			MAKEMASK(0xFF, 0)
#define GLPRT_BPTCL(_i)				(0x00381240 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_BPTCL_MAX_INDEX			7
#define GLPRT_BPTCL_UPRCH_S			0
#define GLPRT_BPTCL_UPRCH_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_CRCERRS(_i)			(0x00380100 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_CRCERRS_MAX_INDEX			7
#define GLPRT_CRCERRS_CRCERRS_S			0
#define GLPRT_CRCERRS_CRCERRS_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_CRCERRS_H(_i)			(0x00380104 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_CRCERRS_H_MAX_INDEX		7
#define GLPRT_CRCERRS_H_CRCERRS_S		0
#define GLPRT_CRCERRS_H_CRCERRS_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_GORCH(_i)				(0x00380004 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_GORCH_MAX_INDEX			7
#define GLPRT_GORCH_GORCH_S			0
#define GLPRT_GORCH_GORCH_M			MAKEMASK(0xFF, 0)
#define GLPRT_GORCL(_i)				(0x00380000 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_GORCL_MAX_INDEX			7
#define GLPRT_GORCL_GORCL_S			0
#define GLPRT_GORCL_GORCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_GOTCH(_i)				(0x00380B44 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_GOTCH_MAX_INDEX			7
#define GLPRT_GOTCH_GOTCH_S			0
#define GLPRT_GOTCH_GOTCH_M			MAKEMASK(0xFF, 0)
#define GLPRT_GOTCL(_i)				(0x00380B40 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_GOTCL_MAX_INDEX			7
#define GLPRT_GOTCL_GOTCL_S			0
#define GLPRT_GOTCL_GOTCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_ILLERRC(_i)			(0x003801C0 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_ILLERRC_MAX_INDEX			7
#define GLPRT_ILLERRC_ILLERRC_S			0
#define GLPRT_ILLERRC_ILLERRC_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_ILLERRC_H(_i)			(0x003801C4 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_ILLERRC_H_MAX_INDEX		7
#define GLPRT_ILLERRC_H_ILLERRC_S		0
#define GLPRT_ILLERRC_H_ILLERRC_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_LXOFFRXC(_i)			(0x003802C0 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_LXOFFRXC_MAX_INDEX		7
#define GLPRT_LXOFFRXC_LXOFFRXCNT_S		0
#define GLPRT_LXOFFRXC_LXOFFRXCNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_LXOFFRXC_H(_i)			(0x003802C4 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_LXOFFRXC_H_MAX_INDEX		7
#define GLPRT_LXOFFRXC_H_LXOFFRXCNT_S		0
#define GLPRT_LXOFFRXC_H_LXOFFRXCNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_LXOFFTXC(_i)			(0x00381180 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_LXOFFTXC_MAX_INDEX		7
#define GLPRT_LXOFFTXC_LXOFFTXC_S		0
#define GLPRT_LXOFFTXC_LXOFFTXC_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_LXOFFTXC_H(_i)			(0x00381184 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_LXOFFTXC_H_MAX_INDEX		7
#define GLPRT_LXOFFTXC_H_LXOFFTXC_S		0
#define GLPRT_LXOFFTXC_H_LXOFFTXC_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_LXONRXC(_i)			(0x00380280 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_LXONRXC_MAX_INDEX			7
#define GLPRT_LXONRXC_LXONRXCNT_S		0
#define GLPRT_LXONRXC_LXONRXCNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_LXONRXC_H(_i)			(0x00380284 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_LXONRXC_H_MAX_INDEX		7
#define GLPRT_LXONRXC_H_LXONRXCNT_S		0
#define GLPRT_LXONRXC_H_LXONRXCNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_LXONTXC(_i)			(0x00381140 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_LXONTXC_MAX_INDEX			7
#define GLPRT_LXONTXC_LXONTXC_S			0
#define GLPRT_LXONTXC_LXONTXC_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_LXONTXC_H(_i)			(0x00381144 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_LXONTXC_H_MAX_INDEX		7
#define GLPRT_LXONTXC_H_LXONTXC_S		0
#define GLPRT_LXONTXC_H_LXONTXC_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_MLFC(_i)				(0x00380040 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_MLFC_MAX_INDEX			7
#define GLPRT_MLFC_MLFC_S			0
#define GLPRT_MLFC_MLFC_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_MLFC_H(_i)			(0x00380044 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_MLFC_H_MAX_INDEX			7
#define GLPRT_MLFC_H_MLFC_S			0
#define GLPRT_MLFC_H_MLFC_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_MPRCH(_i)				(0x00381344 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_MPRCH_MAX_INDEX			7
#define GLPRT_MPRCH_MPRCH_S			0
#define GLPRT_MPRCH_MPRCH_M			MAKEMASK(0xFF, 0)
#define GLPRT_MPRCL(_i)				(0x00381340 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_MPRCL_MAX_INDEX			7
#define GLPRT_MPRCL_MPRCL_S			0
#define GLPRT_MPRCL_MPRCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_MPTCH(_i)				(0x00381204 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_MPTCH_MAX_INDEX			7
#define GLPRT_MPTCH_MPTCH_S			0
#define GLPRT_MPTCH_MPTCH_M			MAKEMASK(0xFF, 0)
#define GLPRT_MPTCL(_i)				(0x00381200 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_MPTCL_MAX_INDEX			7
#define GLPRT_MPTCL_MPTCL_S			0
#define GLPRT_MPTCL_MPTCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_MRFC(_i)				(0x00380080 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_MRFC_MAX_INDEX			7
#define GLPRT_MRFC_MRFC_S			0
#define GLPRT_MRFC_MRFC_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_MRFC_H(_i)			(0x00380084 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_MRFC_H_MAX_INDEX			7
#define GLPRT_MRFC_H_MRFC_S			0
#define GLPRT_MRFC_H_MRFC_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PRC1023H(_i)			(0x00380A04 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PRC1023H_MAX_INDEX		7
#define GLPRT_PRC1023H_PRC1023H_S		0
#define GLPRT_PRC1023H_PRC1023H_M		MAKEMASK(0xFF, 0)
#define GLPRT_PRC1023L(_i)			(0x00380A00 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PRC1023L_MAX_INDEX		7
#define GLPRT_PRC1023L_PRC1023L_S		0
#define GLPRT_PRC1023L_PRC1023L_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PRC127H(_i)			(0x00380944 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PRC127H_MAX_INDEX			7
#define GLPRT_PRC127H_PRC127H_S			0
#define GLPRT_PRC127H_PRC127H_M			MAKEMASK(0xFF, 0)
#define GLPRT_PRC127L(_i)			(0x00380940 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PRC127L_MAX_INDEX			7
#define GLPRT_PRC127L_PRC127L_S			0
#define GLPRT_PRC127L_PRC127L_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PRC1522H(_i)			(0x00380A44 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PRC1522H_MAX_INDEX		7
#define GLPRT_PRC1522H_PRC1522H_S		0
#define GLPRT_PRC1522H_PRC1522H_M		MAKEMASK(0xFF, 0)
#define GLPRT_PRC1522L(_i)			(0x00380A40 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PRC1522L_MAX_INDEX		7
#define GLPRT_PRC1522L_PRC1522L_S		0
#define GLPRT_PRC1522L_PRC1522L_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PRC255H(_i)			(0x00380984 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PRC255H_MAX_INDEX			7
#define GLPRT_PRC255H_PRTPRC255H_S		0
#define GLPRT_PRC255H_PRTPRC255H_M		MAKEMASK(0xFF, 0)
#define GLPRT_PRC255L(_i)			(0x00380980 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PRC255L_MAX_INDEX			7
#define GLPRT_PRC255L_PRC255L_S			0
#define GLPRT_PRC255L_PRC255L_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PRC511H(_i)			(0x003809C4 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PRC511H_MAX_INDEX			7
#define GLPRT_PRC511H_PRC511H_S			0
#define GLPRT_PRC511H_PRC511H_M			MAKEMASK(0xFF, 0)
#define GLPRT_PRC511L(_i)			(0x003809C0 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PRC511L_MAX_INDEX			7
#define GLPRT_PRC511L_PRC511L_S			0
#define GLPRT_PRC511L_PRC511L_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PRC64H(_i)			(0x00380904 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PRC64H_MAX_INDEX			7
#define GLPRT_PRC64H_PRC64H_S			0
#define GLPRT_PRC64H_PRC64H_M			MAKEMASK(0xFF, 0)
#define GLPRT_PRC64L(_i)			(0x00380900 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PRC64L_MAX_INDEX			7
#define GLPRT_PRC64L_PRC64L_S			0
#define GLPRT_PRC64L_PRC64L_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PRC9522H(_i)			(0x00380A84 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PRC9522H_MAX_INDEX		7
#define GLPRT_PRC9522H_PRC1522H_S		0
#define GLPRT_PRC9522H_PRC1522H_M		MAKEMASK(0xFF, 0)
#define GLPRT_PRC9522L(_i)			(0x00380A80 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PRC9522L_MAX_INDEX		7
#define GLPRT_PRC9522L_PRC1522L_S		0
#define GLPRT_PRC9522L_PRC1522L_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PTC1023H(_i)			(0x00380C84 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PTC1023H_MAX_INDEX		7
#define GLPRT_PTC1023H_PTC1023H_S		0
#define GLPRT_PTC1023H_PTC1023H_M		MAKEMASK(0xFF, 0)
#define GLPRT_PTC1023L(_i)			(0x00380C80 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PTC1023L_MAX_INDEX		7
#define GLPRT_PTC1023L_PTC1023L_S		0
#define GLPRT_PTC1023L_PTC1023L_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PTC127H(_i)			(0x00380BC4 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PTC127H_MAX_INDEX			7
#define GLPRT_PTC127H_PTC127H_S			0
#define GLPRT_PTC127H_PTC127H_M			MAKEMASK(0xFF, 0)
#define GLPRT_PTC127L(_i)			(0x00380BC0 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PTC127L_MAX_INDEX			7
#define GLPRT_PTC127L_PTC127L_S			0
#define GLPRT_PTC127L_PTC127L_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PTC1522H(_i)			(0x00380CC4 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PTC1522H_MAX_INDEX		7
#define GLPRT_PTC1522H_PTC1522H_S		0
#define GLPRT_PTC1522H_PTC1522H_M		MAKEMASK(0xFF, 0)
#define GLPRT_PTC1522L(_i)			(0x00380CC0 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PTC1522L_MAX_INDEX		7
#define GLPRT_PTC1522L_PTC1522L_S		0
#define GLPRT_PTC1522L_PTC1522L_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PTC255H(_i)			(0x00380C04 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PTC255H_MAX_INDEX			7
#define GLPRT_PTC255H_PTC255H_S			0
#define GLPRT_PTC255H_PTC255H_M			MAKEMASK(0xFF, 0)
#define GLPRT_PTC255L(_i)			(0x00380C00 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PTC255L_MAX_INDEX			7
#define GLPRT_PTC255L_PTC255L_S			0
#define GLPRT_PTC255L_PTC255L_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PTC511H(_i)			(0x00380C44 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PTC511H_MAX_INDEX			7
#define GLPRT_PTC511H_PTC511H_S			0
#define GLPRT_PTC511H_PTC511H_M			MAKEMASK(0xFF, 0)
#define GLPRT_PTC511L(_i)			(0x00380C40 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PTC511L_MAX_INDEX			7
#define GLPRT_PTC511L_PTC511L_S			0
#define GLPRT_PTC511L_PTC511L_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PTC64H(_i)			(0x00380B84 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PTC64H_MAX_INDEX			7
#define GLPRT_PTC64H_PTC64H_S			0
#define GLPRT_PTC64H_PTC64H_M			MAKEMASK(0xFF, 0)
#define GLPRT_PTC64L(_i)			(0x00380B80 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PTC64L_MAX_INDEX			7
#define GLPRT_PTC64L_PTC64L_S			0
#define GLPRT_PTC64L_PTC64L_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PTC9522H(_i)			(0x00380D04 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PTC9522H_MAX_INDEX		7
#define GLPRT_PTC9522H_PTC9522H_S		0
#define GLPRT_PTC9522H_PTC9522H_M		MAKEMASK(0xFF, 0)
#define GLPRT_PTC9522L(_i)			(0x00380D00 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_PTC9522L_MAX_INDEX		7
#define GLPRT_PTC9522L_PTC9522L_S		0
#define GLPRT_PTC9522L_PTC9522L_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PXOFFRXC(_i, _j)			(0x00380500 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...7 */ /* Reset Source: CORER */
#define GLPRT_PXOFFRXC_MAX_INDEX		7
#define GLPRT_PXOFFRXC_PRPXOFFRXCNT_S		0
#define GLPRT_PXOFFRXC_PRPXOFFRXCNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PXOFFRXC_H(_i, _j)		(0x00380504 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...7 */ /* Reset Source: CORER */
#define GLPRT_PXOFFRXC_H_MAX_INDEX		7
#define GLPRT_PXOFFRXC_H_PRPXOFFRXCNT_S		0
#define GLPRT_PXOFFRXC_H_PRPXOFFRXCNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PXOFFTXC(_i, _j)			(0x00380F40 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...7 */ /* Reset Source: CORER */
#define GLPRT_PXOFFTXC_MAX_INDEX		7
#define GLPRT_PXOFFTXC_PRPXOFFTXCNT_S		0
#define GLPRT_PXOFFTXC_PRPXOFFTXCNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PXOFFTXC_H(_i, _j)		(0x00380F44 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...7 */ /* Reset Source: CORER */
#define GLPRT_PXOFFTXC_H_MAX_INDEX		7
#define GLPRT_PXOFFTXC_H_PRPXOFFTXCNT_S		0
#define GLPRT_PXOFFTXC_H_PRPXOFFTXCNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PXONRXC(_i, _j)			(0x00380300 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...7 */ /* Reset Source: CORER */
#define GLPRT_PXONRXC_MAX_INDEX			7
#define GLPRT_PXONRXC_PRPXONRXCNT_S		0
#define GLPRT_PXONRXC_PRPXONRXCNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PXONRXC_H(_i, _j)			(0x00380304 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...7 */ /* Reset Source: CORER */
#define GLPRT_PXONRXC_H_MAX_INDEX		7
#define GLPRT_PXONRXC_H_PRPXONRXCNT_S		0
#define GLPRT_PXONRXC_H_PRPXONRXCNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PXONTXC(_i, _j)			(0x00380D40 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...7 */ /* Reset Source: CORER */
#define GLPRT_PXONTXC_MAX_INDEX			7
#define GLPRT_PXONTXC_PRPXONTXC_S		0
#define GLPRT_PXONTXC_PRPXONTXC_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_PXONTXC_H(_i, _j)			(0x00380D44 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...7 */ /* Reset Source: CORER */
#define GLPRT_PXONTXC_H_MAX_INDEX		7
#define GLPRT_PXONTXC_H_PRPXONTXC_S		0
#define GLPRT_PXONTXC_H_PRPXONTXC_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_RFC(_i)				(0x00380AC0 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_RFC_MAX_INDEX			7
#define GLPRT_RFC_RFC_S				0
#define GLPRT_RFC_RFC_M				MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_RFC_H(_i)				(0x00380AC4 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_RFC_H_MAX_INDEX			7
#define GLPRT_RFC_H_RFC_S			0
#define GLPRT_RFC_H_RFC_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_RJC(_i)				(0x00380B00 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_RJC_MAX_INDEX			7
#define GLPRT_RJC_RJC_S				0
#define GLPRT_RJC_RJC_M				MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_RJC_H(_i)				(0x00380B04 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_RJC_H_MAX_INDEX			7
#define GLPRT_RJC_H_RJC_S			0
#define GLPRT_RJC_H_RJC_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_RLEC(_i)				(0x00380140 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_RLEC_MAX_INDEX			7
#define GLPRT_RLEC_RLEC_S			0
#define GLPRT_RLEC_RLEC_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_RLEC_H(_i)			(0x00380144 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_RLEC_H_MAX_INDEX			7
#define GLPRT_RLEC_H_RLEC_S			0
#define GLPRT_RLEC_H_RLEC_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_ROC(_i)				(0x00380240 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_ROC_MAX_INDEX			7
#define GLPRT_ROC_ROC_S				0
#define GLPRT_ROC_ROC_M				MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_ROC_H(_i)				(0x00380244 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_ROC_H_MAX_INDEX			7
#define GLPRT_ROC_H_ROC_S			0
#define GLPRT_ROC_H_ROC_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_RUC(_i)				(0x00380200 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_RUC_MAX_INDEX			7
#define GLPRT_RUC_RUC_S				0
#define GLPRT_RUC_RUC_M				MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_RUC_H(_i)				(0x00380204 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_RUC_H_MAX_INDEX			7
#define GLPRT_RUC_H_RUC_S			0
#define GLPRT_RUC_H_RUC_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_RXON2OFFCNT(_i, _j)		(0x00380700 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...7 */ /* Reset Source: CORER */
#define GLPRT_RXON2OFFCNT_MAX_INDEX		7
#define GLPRT_RXON2OFFCNT_PRRXON2OFFCNT_S	0
#define GLPRT_RXON2OFFCNT_PRRXON2OFFCNT_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_RXON2OFFCNT_H(_i, _j)		(0x00380704 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...7 */ /* Reset Source: CORER */
#define GLPRT_RXON2OFFCNT_H_MAX_INDEX		7
#define GLPRT_RXON2OFFCNT_H_PRRXON2OFFCNT_S	0
#define GLPRT_RXON2OFFCNT_H_PRRXON2OFFCNT_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_STDC(_i)				(0x00340000 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_STDC_MAX_INDEX			7
#define GLPRT_STDC_STDC_S			0
#define GLPRT_STDC_STDC_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_TDOLD(_i)				(0x00381280 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_TDOLD_MAX_INDEX			7
#define GLPRT_TDOLD_GLPRT_TDOLD_S		0
#define GLPRT_TDOLD_GLPRT_TDOLD_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_TDOLD_H(_i)			(0x00381284 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_TDOLD_H_MAX_INDEX			7
#define GLPRT_TDOLD_H_GLPRT_TDOLD_S		0
#define GLPRT_TDOLD_H_GLPRT_TDOLD_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_UPRCH(_i)				(0x00381304 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_UPRCH_MAX_INDEX			7
#define GLPRT_UPRCH_UPRCH_S			0
#define GLPRT_UPRCH_UPRCH_M			MAKEMASK(0xFF, 0)
#define GLPRT_UPRCL(_i)				(0x00381300 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_UPRCL_MAX_INDEX			7
#define GLPRT_UPRCL_UPRCL_S			0
#define GLPRT_UPRCL_UPRCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPRT_UPTCH(_i)				(0x003811C4 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_UPTCH_MAX_INDEX			7
#define GLPRT_UPTCH_UPTCH_S			0
#define GLPRT_UPTCH_UPTCH_M			MAKEMASK(0xFF, 0)
#define GLPRT_UPTCL(_i)				(0x003811C0 + ((_i) * 8)) /* _i=0...7 */ /* Reset Source: CORER */
#define GLPRT_UPTCL_MAX_INDEX			7
#define GLPRT_UPTCL_VUPTCH_S			0
#define GLPRT_UPTCL_VUPTCH_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLSTAT_ACL_CNT_0_H(_i)			(0x00388004 + ((_i) * 8)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLSTAT_ACL_CNT_0_H_MAX_INDEX		511
#define GLSTAT_ACL_CNT_0_H_CNT_MSB_S		0
#define GLSTAT_ACL_CNT_0_H_CNT_MSB_M		MAKEMASK(0xFF, 0)
#define GLSTAT_ACL_CNT_0_L(_i)			(0x00388000 + ((_i) * 8)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLSTAT_ACL_CNT_0_L_MAX_INDEX		511
#define GLSTAT_ACL_CNT_0_L_CNT_LSB_S		0
#define GLSTAT_ACL_CNT_0_L_CNT_LSB_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLSTAT_ACL_CNT_1_H(_i)			(0x00389004 + ((_i) * 8)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLSTAT_ACL_CNT_1_H_MAX_INDEX		511
#define GLSTAT_ACL_CNT_1_H_CNT_MSB_S		0
#define GLSTAT_ACL_CNT_1_H_CNT_MSB_M		MAKEMASK(0xFF, 0)
#define GLSTAT_ACL_CNT_1_L(_i)			(0x00389000 + ((_i) * 8)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLSTAT_ACL_CNT_1_L_MAX_INDEX		511
#define GLSTAT_ACL_CNT_1_L_CNT_LSB_S		0
#define GLSTAT_ACL_CNT_1_L_CNT_LSB_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLSTAT_ACL_CNT_2_H(_i)			(0x0038A004 + ((_i) * 8)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLSTAT_ACL_CNT_2_H_MAX_INDEX		511
#define GLSTAT_ACL_CNT_2_H_CNT_MSB_S		0
#define GLSTAT_ACL_CNT_2_H_CNT_MSB_M		MAKEMASK(0xFF, 0)
#define GLSTAT_ACL_CNT_2_L(_i)			(0x0038A000 + ((_i) * 8)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLSTAT_ACL_CNT_2_L_MAX_INDEX		511
#define GLSTAT_ACL_CNT_2_L_CNT_LSB_S		0
#define GLSTAT_ACL_CNT_2_L_CNT_LSB_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLSTAT_ACL_CNT_3_H(_i)			(0x0038B004 + ((_i) * 8)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLSTAT_ACL_CNT_3_H_MAX_INDEX		511
#define GLSTAT_ACL_CNT_3_H_CNT_MSB_S		0
#define GLSTAT_ACL_CNT_3_H_CNT_MSB_M		MAKEMASK(0xFF, 0)
#define GLSTAT_ACL_CNT_3_L(_i)			(0x0038B000 + ((_i) * 8)) /* _i=0...511 */ /* Reset Source: CORER */
#define GLSTAT_ACL_CNT_3_L_MAX_INDEX		511
#define GLSTAT_ACL_CNT_3_L_CNT_LSB_S		0
#define GLSTAT_ACL_CNT_3_L_CNT_LSB_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLSTAT_FD_CNT0H(_i)			(0x003A0004 + ((_i) * 8)) /* _i=0...4095 */ /* Reset Source: CORER */
#define GLSTAT_FD_CNT0H_MAX_INDEX		4095
#define GLSTAT_FD_CNT0H_FD0_CNT_H_S		0
#define GLSTAT_FD_CNT0H_FD0_CNT_H_M		MAKEMASK(0xFF, 0)
#define GLSTAT_FD_CNT0L(_i)			(0x003A0000 + ((_i) * 8)) /* _i=0...4095 */ /* Reset Source: CORER */
#define GLSTAT_FD_CNT0L_MAX_INDEX		4095
#define GLSTAT_FD_CNT0L_FD0_CNT_L_S		0
#define GLSTAT_FD_CNT0L_FD0_CNT_L_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLSTAT_FD_CNT1H(_i)			(0x003A8004 + ((_i) * 8)) /* _i=0...4095 */ /* Reset Source: CORER */
#define GLSTAT_FD_CNT1H_MAX_INDEX		4095
#define GLSTAT_FD_CNT1H_FD0_CNT_H_S		0
#define GLSTAT_FD_CNT1H_FD0_CNT_H_M		MAKEMASK(0xFF, 0)
#define GLSTAT_FD_CNT1L(_i)			(0x003A8000 + ((_i) * 8)) /* _i=0...4095 */ /* Reset Source: CORER */
#define GLSTAT_FD_CNT1L_MAX_INDEX		4095
#define GLSTAT_FD_CNT1L_FD0_CNT_L_S		0
#define GLSTAT_FD_CNT1L_FD0_CNT_L_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLSW_BPRCH(_i)				(0x00346204 + ((_i) * 8)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLSW_BPRCH_MAX_INDEX			31
#define GLSW_BPRCH_BPRCH_S			0
#define GLSW_BPRCH_BPRCH_M			MAKEMASK(0xFF, 0)
#define GLSW_BPRCL(_i)				(0x00346200 + ((_i) * 8)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLSW_BPRCL_MAX_INDEX			31
#define GLSW_BPRCL_BPRCL_S			0
#define GLSW_BPRCL_BPRCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLSW_BPTCH(_i)				(0x00310204 + ((_i) * 8)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLSW_BPTCH_MAX_INDEX			31
#define GLSW_BPTCH_BPTCH_S			0
#define GLSW_BPTCH_BPTCH_M			MAKEMASK(0xFF, 0)
#define GLSW_BPTCL(_i)				(0x00310200 + ((_i) * 8)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLSW_BPTCL_MAX_INDEX			31
#define GLSW_BPTCL_BPTCL_S			0
#define GLSW_BPTCL_BPTCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLSW_GORCH(_i)				(0x00341004 + ((_i) * 8)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLSW_GORCH_MAX_INDEX			31
#define GLSW_GORCH_GORCH_S			0
#define GLSW_GORCH_GORCH_M			MAKEMASK(0xFF, 0)
#define GLSW_GORCL(_i)				(0x00341000 + ((_i) * 8)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLSW_GORCL_MAX_INDEX			31
#define GLSW_GORCL_GORCL_S			0
#define GLSW_GORCL_GORCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLSW_GOTCH(_i)				(0x00302004 + ((_i) * 8)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLSW_GOTCH_MAX_INDEX			31
#define GLSW_GOTCH_GOTCH_S			0
#define GLSW_GOTCH_GOTCH_M			MAKEMASK(0xFF, 0)
#define GLSW_GOTCL(_i)				(0x00302000 + ((_i) * 8)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLSW_GOTCL_MAX_INDEX			31
#define GLSW_GOTCL_GOTCL_S			0
#define GLSW_GOTCL_GOTCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLSW_MPRCH(_i)				(0x00346104 + ((_i) * 8)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLSW_MPRCH_MAX_INDEX			31
#define GLSW_MPRCH_MPRCH_S			0
#define GLSW_MPRCH_MPRCH_M			MAKEMASK(0xFF, 0)
#define GLSW_MPRCL(_i)				(0x00346100 + ((_i) * 8)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLSW_MPRCL_MAX_INDEX			31
#define GLSW_MPRCL_MPRCL_S			0
#define GLSW_MPRCL_MPRCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLSW_MPTCH(_i)				(0x00310104 + ((_i) * 8)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLSW_MPTCH_MAX_INDEX			31
#define GLSW_MPTCH_MPTCH_S			0
#define GLSW_MPTCH_MPTCH_M			MAKEMASK(0xFF, 0)
#define GLSW_MPTCL(_i)				(0x00310100 + ((_i) * 8)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLSW_MPTCL_MAX_INDEX			31
#define GLSW_MPTCL_MPTCL_S			0
#define GLSW_MPTCL_MPTCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLSW_UPRCH(_i)				(0x00346004 + ((_i) * 8)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLSW_UPRCH_MAX_INDEX			31
#define GLSW_UPRCH_UPRCH_S			0
#define GLSW_UPRCH_UPRCH_M			MAKEMASK(0xFF, 0)
#define GLSW_UPRCL(_i)				(0x00346000 + ((_i) * 8)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLSW_UPRCL_MAX_INDEX			31
#define GLSW_UPRCL_UPRCL_S			0
#define GLSW_UPRCL_UPRCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLSW_UPTCH(_i)				(0x00310004 + ((_i) * 8)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLSW_UPTCH_MAX_INDEX			31
#define GLSW_UPTCH_UPTCH_S			0
#define GLSW_UPTCH_UPTCH_M			MAKEMASK(0xFF, 0)
#define GLSW_UPTCL(_i)				(0x00310000 + ((_i) * 8)) /* _i=0...31 */ /* Reset Source: CORER */
#define GLSW_UPTCL_MAX_INDEX			31
#define GLSW_UPTCL_UPTCL_S			0
#define GLSW_UPTCL_UPTCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLSWID_RUPP(_i)				(0x00345000 + ((_i) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define GLSWID_RUPP_MAX_INDEX			255
#define GLSWID_RUPP_RUPP_S			0
#define GLSWID_RUPP_RUPP_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLV_BPRCH(_i)				(0x003B6004 + ((_i) * 8)) /* _i=0...767 */ /* Reset Source: CORER */
#define GLV_BPRCH_MAX_INDEX			767
#define GLV_BPRCH_BPRCH_S			0
#define GLV_BPRCH_BPRCH_M			MAKEMASK(0xFF, 0)
#define GLV_BPRCL(_i)				(0x003B6000 + ((_i) * 8)) /* _i=0...767 */ /* Reset Source: CORER */
#define GLV_BPRCL_MAX_INDEX			767
#define GLV_BPRCL_BPRCL_S			0
#define GLV_BPRCL_BPRCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLV_BPTCH(_i)				(0x0030E004 + ((_i) * 8)) /* _i=0...767 */ /* Reset Source: CORER */
#define GLV_BPTCH_MAX_INDEX			767
#define GLV_BPTCH_BPTCH_S			0
#define GLV_BPTCH_BPTCH_M			MAKEMASK(0xFF, 0)
#define GLV_BPTCL(_i)				(0x0030E000 + ((_i) * 8)) /* _i=0...767 */ /* Reset Source: CORER */
#define GLV_BPTCL_MAX_INDEX			767
#define GLV_BPTCL_BPTCL_S			0
#define GLV_BPTCL_BPTCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLV_GORCH(_i)				(0x003B0004 + ((_i) * 8)) /* _i=0...767 */ /* Reset Source: CORER */
#define GLV_GORCH_MAX_INDEX			767
#define GLV_GORCH_GORCH_S			0
#define GLV_GORCH_GORCH_M			MAKEMASK(0xFF, 0)
#define GLV_GORCL(_i)				(0x003B0000 + ((_i) * 8)) /* _i=0...767 */ /* Reset Source: CORER */
#define GLV_GORCL_MAX_INDEX			767
#define GLV_GORCL_GORCL_S			0
#define GLV_GORCL_GORCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLV_GOTCH(_i)				(0x00300004 + ((_i) * 8)) /* _i=0...767 */ /* Reset Source: CORER */
#define GLV_GOTCH_MAX_INDEX			767
#define GLV_GOTCH_GOTCH_S			0
#define GLV_GOTCH_GOTCH_M			MAKEMASK(0xFF, 0)
#define GLV_GOTCL(_i)				(0x00300000 + ((_i) * 8)) /* _i=0...767 */ /* Reset Source: CORER */
#define GLV_GOTCL_MAX_INDEX			767
#define GLV_GOTCL_GOTCL_S			0
#define GLV_GOTCL_GOTCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLV_MPRCH(_i)				(0x003B4004 + ((_i) * 8)) /* _i=0...767 */ /* Reset Source: CORER */
#define GLV_MPRCH_MAX_INDEX			767
#define GLV_MPRCH_MPRCH_S			0
#define GLV_MPRCH_MPRCH_M			MAKEMASK(0xFF, 0)
#define GLV_MPRCL(_i)				(0x003B4000 + ((_i) * 8)) /* _i=0...767 */ /* Reset Source: CORER */
#define GLV_MPRCL_MAX_INDEX			767
#define GLV_MPRCL_MPRCL_S			0
#define GLV_MPRCL_MPRCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLV_MPTCH(_i)				(0x0030C004 + ((_i) * 8)) /* _i=0...767 */ /* Reset Source: CORER */
#define GLV_MPTCH_MAX_INDEX			767
#define GLV_MPTCH_MPTCH_S			0
#define GLV_MPTCH_MPTCH_M			MAKEMASK(0xFF, 0)
#define GLV_MPTCL(_i)				(0x0030C000 + ((_i) * 8)) /* _i=0...767 */ /* Reset Source: CORER */
#define GLV_MPTCL_MAX_INDEX			767
#define GLV_MPTCL_MPTCL_S			0
#define GLV_MPTCL_MPTCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLV_RDPC(_i)				(0x00294C04 + ((_i) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define GLV_RDPC_MAX_INDEX			767
#define GLV_RDPC_RDPC_S				0
#define GLV_RDPC_RDPC_M				MAKEMASK(0xFFFFFFFF, 0)
#define GLV_REPC(_i)				(0x00295804 + ((_i) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define GLV_REPC_MAX_INDEX			767
#define GLV_REPC_NO_DESC_CNT_S			0
#define GLV_REPC_NO_DESC_CNT_M			MAKEMASK(0xFFFF, 0)
#define GLV_REPC_ERROR_CNT_S			16
#define GLV_REPC_ERROR_CNT_M			MAKEMASK(0xFFFF, 16)
#define GLV_TEPC(_VSI)				(0x00312000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define GLV_TEPC_MAX_INDEX			767
#define GLV_TEPC_TEPC_S				0
#define GLV_TEPC_TEPC_M				MAKEMASK(0xFFFFFFFF, 0)
#define GLV_UPRCH(_i)				(0x003B2004 + ((_i) * 8)) /* _i=0...767 */ /* Reset Source: CORER */
#define GLV_UPRCH_MAX_INDEX			767
#define GLV_UPRCH_UPRCH_S			0
#define GLV_UPRCH_UPRCH_M			MAKEMASK(0xFF, 0)
#define GLV_UPRCL(_i)				(0x003B2000 + ((_i) * 8)) /* _i=0...767 */ /* Reset Source: CORER */
#define GLV_UPRCL_MAX_INDEX			767
#define GLV_UPRCL_UPRCL_S			0
#define GLV_UPRCL_UPRCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLV_UPTCH(_i)				(0x0030A004 + ((_i) * 8)) /* _i=0...767 */ /* Reset Source: CORER */
#define GLV_UPTCH_MAX_INDEX			767
#define GLV_UPTCH_GLVUPTCH_S			0
#define GLV_UPTCH_GLVUPTCH_M			MAKEMASK(0xFF, 0)
#define GLV_UPTCL(_i)				(0x0030A000 + ((_i) * 8)) /* _i=0...767 */ /* Reset Source: CORER */
#define GLV_UPTCL_MAX_INDEX			767
#define GLV_UPTCL_UPTCL_S			0
#define GLV_UPTCL_UPTCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLVEBUP_RBCH(_i, _j)			(0x00343004 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...31 */ /* Reset Source: CORER */
#define GLVEBUP_RBCH_MAX_INDEX			7
#define GLVEBUP_RBCH_UPBCH_S			0
#define GLVEBUP_RBCH_UPBCH_M			MAKEMASK(0xFF, 0)
#define GLVEBUP_RBCL(_i, _j)			(0x00343000 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...31 */ /* Reset Source: CORER */
#define GLVEBUP_RBCL_MAX_INDEX			7
#define GLVEBUP_RBCL_UPBCL_S			0
#define GLVEBUP_RBCL_UPBCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLVEBUP_RPCH(_i, _j)			(0x00344004 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...31 */ /* Reset Source: CORER */
#define GLVEBUP_RPCH_MAX_INDEX			7
#define GLVEBUP_RPCH_UPPCH_S			0
#define GLVEBUP_RPCH_UPPCH_M			MAKEMASK(0xFF, 0)
#define GLVEBUP_RPCL(_i, _j)			(0x00344000 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...31 */ /* Reset Source: CORER */
#define GLVEBUP_RPCL_MAX_INDEX			7
#define GLVEBUP_RPCL_UPPCL_S			0
#define GLVEBUP_RPCL_UPPCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLVEBUP_TBCH(_i, _j)			(0x00306004 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...31 */ /* Reset Source: CORER */
#define GLVEBUP_TBCH_MAX_INDEX			7
#define GLVEBUP_TBCH_UPBCH_S			0
#define GLVEBUP_TBCH_UPBCH_M			MAKEMASK(0xFF, 0)
#define GLVEBUP_TBCL(_i, _j)			(0x00306000 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...31 */ /* Reset Source: CORER */
#define GLVEBUP_TBCL_MAX_INDEX			7
#define GLVEBUP_TBCL_UPBCL_S			0
#define GLVEBUP_TBCL_UPBCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLVEBUP_TPCH(_i, _j)			(0x00308004 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...31 */ /* Reset Source: CORER */
#define GLVEBUP_TPCH_MAX_INDEX			7
#define GLVEBUP_TPCH_UPPCH_S			0
#define GLVEBUP_TPCH_UPPCH_M			MAKEMASK(0xFF, 0)
#define GLVEBUP_TPCL(_i, _j)			(0x00308000 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...31 */ /* Reset Source: CORER */
#define GLVEBUP_TPCL_MAX_INDEX			7
#define GLVEBUP_TPCL_UPPCL_S			0
#define GLVEBUP_TPCL_UPPCL_M			MAKEMASK(0xFFFFFFFF, 0)
#define PRTRPB_LDPC				0x000AC280 /* Reset Source: CORER */
#define PRTRPB_LDPC_CRCERRS_S			0
#define PRTRPB_LDPC_CRCERRS_M			MAKEMASK(0xFFFFFFFF, 0)
#define PRTRPB_RDPC				0x000AC260 /* Reset Source: CORER */
#define PRTRPB_RDPC_CRCERRS_S			0
#define PRTRPB_RDPC_CRCERRS_M			MAKEMASK(0xFFFFFFFF, 0)
#define PRTTPB_STAT_TC_BYTES_SENTL(_i)		(0x00098200 + ((_i) * 4)) /* _i=0...63 */ /* Reset Source: CORER */
#define PRTTPB_STAT_TC_BYTES_SENTL_MAX_INDEX	63
#define PRTTPB_STAT_TC_BYTES_SENTL_TCCNT_S	0
#define PRTTPB_STAT_TC_BYTES_SENTL_TCCNT_M	MAKEMASK(0xFFFFFFFF, 0)
#define TPB_PRTTPB_STAT_PKT_SENT(_i)		(0x00099470 + ((_i) * 4)) /* _i=0...7 */ /* Reset Source: CORER */
#define TPB_PRTTPB_STAT_PKT_SENT_MAX_INDEX	7
#define TPB_PRTTPB_STAT_PKT_SENT_PKTCNT_S	0
#define TPB_PRTTPB_STAT_PKT_SENT_PKTCNT_M	MAKEMASK(0xFFFFFFFF, 0)
#define TPB_PRTTPB_STAT_TC_BYTES_SENT(_i)	(0x00099094 + ((_i) * 4)) /* _i=0...63 */ /* Reset Source: CORER */
#define TPB_PRTTPB_STAT_TC_BYTES_SENT_MAX_INDEX	63
#define TPB_PRTTPB_STAT_TC_BYTES_SENT_TCCNT_S	0
#define TPB_PRTTPB_STAT_TC_BYTES_SENT_TCCNT_M	MAKEMASK(0xFFFFFFFF, 0)
#define EMP_SWT_PRUNIND				0x00204020 /* Reset Source: CORER */
#define EMP_SWT_PRUNIND_OPCODE_S		0
#define EMP_SWT_PRUNIND_OPCODE_M		MAKEMASK(0xF, 0)
#define EMP_SWT_PRUNIND_LIST_INDEX_NUM_S	4
#define EMP_SWT_PRUNIND_LIST_INDEX_NUM_M	MAKEMASK(0x3FF, 4)
#define EMP_SWT_PRUNIND_VSI_NUM_S		16
#define EMP_SWT_PRUNIND_VSI_NUM_M		MAKEMASK(0x3FF, 16)
#define EMP_SWT_PRUNIND_BIT_VALUE_S		31
#define EMP_SWT_PRUNIND_BIT_VALUE_M		BIT(31)
#define EMP_SWT_REPIND				0x0020401C /* Reset Source: CORER */
#define EMP_SWT_REPIND_OPCODE_S			0
#define EMP_SWT_REPIND_OPCODE_M			MAKEMASK(0xF, 0)
#define EMP_SWT_REPIND_LIST_INDEX_NUMBER_S	4
#define EMP_SWT_REPIND_LIST_INDEX_NUMBER_M	MAKEMASK(0x3FF, 4)
#define EMP_SWT_REPIND_VSI_NUM_S		16
#define EMP_SWT_REPIND_VSI_NUM_M		MAKEMASK(0x3FF, 16)
#define EMP_SWT_REPIND_BIT_VALUE_S		31
#define EMP_SWT_REPIND_BIT_VALUE_M		BIT(31)
#define GL_OVERRIDEC				0x002040A4 /* Reset Source: CORER */
#define GL_OVERRIDEC_OVERRIDE_ATTEMPTC_S	0
#define GL_OVERRIDEC_OVERRIDE_ATTEMPTC_M	MAKEMASK(0xFFFF, 0)
#define GL_OVERRIDEC_LAST_VSI_S			16
#define GL_OVERRIDEC_LAST_VSI_M			MAKEMASK(0x3FF, 16)
#define GL_PLG_AVG_CALC_CFG			0x0020A5AC /* Reset Source: CORER */
#define GL_PLG_AVG_CALC_CFG_CYCLE_LEN_S		0
#define GL_PLG_AVG_CALC_CFG_CYCLE_LEN_M		MAKEMASK(0x7FFFFFFF, 0)
#define GL_PLG_AVG_CALC_CFG_MODE_S		31
#define GL_PLG_AVG_CALC_CFG_MODE_M		BIT(31)
#define GL_PLG_AVG_CALC_ST			0x0020A5B0 /* Reset Source: CORER */
#define GL_PLG_AVG_CALC_ST_IN_DATA_S		0
#define GL_PLG_AVG_CALC_ST_IN_DATA_M		MAKEMASK(0x7FFF, 0)
#define GL_PLG_AVG_CALC_ST_OUT_DATA_S		16
#define GL_PLG_AVG_CALC_ST_OUT_DATA_M		MAKEMASK(0x7FFF, 16)
#define GL_PLG_AVG_CALC_ST_VALID_S		31
#define GL_PLG_AVG_CALC_ST_VALID_M		BIT(31)
#define GL_PRE_CFG_CMD				0x00214090 /* Reset Source: CORER */
#define GL_PRE_CFG_CMD_ADDR_S			0
#define GL_PRE_CFG_CMD_ADDR_M			MAKEMASK(0x1FFF, 0)
#define GL_PRE_CFG_CMD_TBLIDX_S			16
#define GL_PRE_CFG_CMD_TBLIDX_M			MAKEMASK(0x7, 16)
#define GL_PRE_CFG_CMD_CMD_S			29
#define GL_PRE_CFG_CMD_CMD_M			BIT(29)
#define GL_PRE_CFG_CMD_DONE_S			31
#define GL_PRE_CFG_CMD_DONE_M			BIT(31)
#define GL_PRE_CFG_DATA(_i)			(0x00214074 + ((_i) * 4)) /* _i=0...6 */ /* Reset Source: CORER */
#define GL_PRE_CFG_DATA_MAX_INDEX		6
#define GL_PRE_CFG_DATA_GL_PRE_RCP_DATA_S	0
#define GL_PRE_CFG_DATA_GL_PRE_RCP_DATA_M	MAKEMASK(0xFFFFFFFF, 0)
#define GL_SWT_FUNCFILT				0x001D2698 /* Reset Source: CORER */
#define GL_SWT_FUNCFILT_FUNCFILT_S		0
#define GL_SWT_FUNCFILT_FUNCFILT_M		BIT(0)
#define GL_SWT_FW_STS(_i)			(0x00216000 + ((_i) * 4)) /* _i=0...5 */ /* Reset Source: CORER */
#define GL_SWT_FW_STS_MAX_INDEX			5
#define GL_SWT_FW_STS_GL_SWT_FW_STS_S		0
#define GL_SWT_FW_STS_GL_SWT_FW_STS_M		MAKEMASK(0xFFFFFFFF, 0)
#define GL_SWT_LAT_DOUBLE			0x00204004 /* Reset Source: CORER */
#define GL_SWT_LAT_DOUBLE_BASE_S		0
#define GL_SWT_LAT_DOUBLE_BASE_M		MAKEMASK(0x7FF, 0)
#define GL_SWT_LAT_DOUBLE_SIZE_S		16
#define GL_SWT_LAT_DOUBLE_SIZE_M		MAKEMASK(0x7FF, 16)
#define GL_SWT_LAT_QUAD				0x00204008 /* Reset Source: CORER */
#define GL_SWT_LAT_QUAD_BASE_S			0
#define GL_SWT_LAT_QUAD_BASE_M			MAKEMASK(0x7FF, 0)
#define GL_SWT_LAT_QUAD_SIZE_S			16
#define GL_SWT_LAT_QUAD_SIZE_M			MAKEMASK(0x7FF, 16)
#define GL_SWT_LAT_SINGLE			0x00204000 /* Reset Source: CORER */
#define GL_SWT_LAT_SINGLE_BASE_S		0
#define GL_SWT_LAT_SINGLE_BASE_M		MAKEMASK(0x7FF, 0)
#define GL_SWT_LAT_SINGLE_SIZE_S		16
#define GL_SWT_LAT_SINGLE_SIZE_M		MAKEMASK(0x7FF, 16)
#define GL_SWT_MD_PRI				0x002040AC /* Reset Source: CORER */
#define GL_SWT_MD_PRI_VSI_PRI_S			0
#define GL_SWT_MD_PRI_VSI_PRI_M			MAKEMASK(0x7, 0)
#define GL_SWT_MD_PRI_LB_PRI_S			4
#define GL_SWT_MD_PRI_LB_PRI_M			MAKEMASK(0x7, 4)
#define GL_SWT_MD_PRI_LAN_EN_PRI_S		8
#define GL_SWT_MD_PRI_LAN_EN_PRI_M		MAKEMASK(0x7, 8)
#define GL_SWT_MD_PRI_QH_PRI_S			12
#define GL_SWT_MD_PRI_QH_PRI_M			MAKEMASK(0x7, 12)
#define GL_SWT_MD_PRI_QL_PRI_S			16
#define GL_SWT_MD_PRI_QL_PRI_M			MAKEMASK(0x7, 16)
#define GL_SWT_MIRTARVSI(_i)			(0x00204500 + ((_i) * 4)) /* _i=0...63 */ /* Reset Source: CORER */
#define GL_SWT_MIRTARVSI_MAX_INDEX		63
#define GL_SWT_MIRTARVSI_VFVMNUMBER_S		0
#define GL_SWT_MIRTARVSI_VFVMNUMBER_M		MAKEMASK(0x3FF, 0)
#define GL_SWT_MIRTARVSI_FUNCTIONTYPE_S		10
#define GL_SWT_MIRTARVSI_FUNCTIONTYPE_M		MAKEMASK(0x3, 10)
#define GL_SWT_MIRTARVSI_PFNUMBER_S		12
#define GL_SWT_MIRTARVSI_PFNUMBER_M		MAKEMASK(0x7, 12)
#define GL_SWT_MIRTARVSI_TARGETVSI_S		20
#define GL_SWT_MIRTARVSI_TARGETVSI_M		MAKEMASK(0x3FF, 20)
#define GL_SWT_MIRTARVSI_RULEENABLE_S		31
#define GL_SWT_MIRTARVSI_RULEENABLE_M		BIT(31)
#define GL_SWT_SWIDFVIDX			0x00214114 /* Reset Source: CORER */
#define GL_SWT_SWIDFVIDX_SWIDFVIDX_S		0
#define GL_SWT_SWIDFVIDX_SWIDFVIDX_M		MAKEMASK(0x3F, 0)
#define GL_SWT_SWIDFVIDX_PORT_TYPE_S		31
#define GL_SWT_SWIDFVIDX_PORT_TYPE_M		BIT(31)
#define GL_VP_SWITCHID(_i)			(0x00214094 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define GL_VP_SWITCHID_MAX_INDEX		31
#define GL_VP_SWITCHID_SWITCHID_S		0
#define GL_VP_SWITCHID_SWITCHID_M		MAKEMASK(0xFF, 0)
#define GLSWID_STAT_BLOCK(_i)			(0x0020A1A4 + ((_i) * 4)) /* _i=0...255 */ /* Reset Source: PFR */
#define GLSWID_STAT_BLOCK_MAX_INDEX		255
#define GLSWID_STAT_BLOCK_VEBID_S		0
#define GLSWID_STAT_BLOCK_VEBID_M		MAKEMASK(0x1F, 0)
#define GLSWID_STAT_BLOCK_VEBID_VALID_S		31
#define GLSWID_STAT_BLOCK_VEBID_VALID_M		BIT(31)
#define GLSWT_ACT_RESP_0			0x0020A5A4 /* Reset Source: CORER */
#define GLSWT_ACT_RESP_0_GLSWT_ACT_RESP_S	0
#define GLSWT_ACT_RESP_0_GLSWT_ACT_RESP_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLSWT_ACT_RESP_1			0x0020A5A8 /* Reset Source: CORER */
#define GLSWT_ACT_RESP_1_GLSWT_ACT_RESP_S	0
#define GLSWT_ACT_RESP_1_GLSWT_ACT_RESP_M	MAKEMASK(0xFFFFFFFF, 0)
#define GLSWT_ARB_MODE				0x0020A674 /* Reset Source: CORER */
#define GLSWT_ARB_MODE_FLU_PRI_SHM_S		0
#define GLSWT_ARB_MODE_FLU_PRI_SHM_M		BIT(0)
#define GLSWT_ARB_MODE_TX_RX_FWD_PRI_S		1
#define GLSWT_ARB_MODE_TX_RX_FWD_PRI_M		BIT(1)
#define PRT_SBPVSI				0x00204120 /* Reset Source: CORER */
#define PRT_SBPVSI_BAD_FRAMES_VSI_S		0
#define PRT_SBPVSI_BAD_FRAMES_VSI_M		MAKEMASK(0x3FF, 0)
#define PRT_SBPVSI_SBP_S			31
#define PRT_SBPVSI_SBP_M			BIT(31)
#define PRT_SCSTS				0x00204140 /* Reset Source: CORER */
#define PRT_SCSTS_BSCA_S			0
#define PRT_SCSTS_BSCA_M			BIT(0)
#define PRT_SCSTS_BSCAP_S			1
#define PRT_SCSTS_BSCAP_M			BIT(1)
#define PRT_SCSTS_MSCA_S			2
#define PRT_SCSTS_MSCA_M			BIT(2)
#define PRT_SCSTS_MSCAP_S			3
#define PRT_SCSTS_MSCAP_M			BIT(3)
#define PRT_SWT_BSCCNT				0x00204160 /* Reset Source: CORER */
#define PRT_SWT_BSCCNT_CCOUNT_S			0
#define PRT_SWT_BSCCNT_CCOUNT_M			MAKEMASK(0x1FFFFFF, 0)
#define PRT_SWT_BSCTRH				0x00204180 /* Reset Source: CORER */
#define PRT_SWT_BSCTRH_UTRESH_S			0
#define PRT_SWT_BSCTRH_UTRESH_M			MAKEMASK(0x7FFFF, 0)
#define PRT_SWT_MIREG				0x002042A0 /* Reset Source: CORER */
#define PRT_SWT_MIREG_MIRRULE_S			0
#define PRT_SWT_MIREG_MIRRULE_M			MAKEMASK(0x3F, 0)
#define PRT_SWT_MIREG_MIRENA_S			7
#define PRT_SWT_MIREG_MIRENA_M			BIT(7)
#define PRT_SWT_MIRIG				0x00204280 /* Reset Source: CORER */
#define PRT_SWT_MIRIG_MIRRULE_S			0
#define PRT_SWT_MIRIG_MIRRULE_M			MAKEMASK(0x3F, 0)
#define PRT_SWT_MIRIG_MIRENA_S			7
#define PRT_SWT_MIRIG_MIRENA_M			BIT(7)
#define PRT_SWT_MSCCNT				0x00204100 /* Reset Source: CORER */
#define PRT_SWT_MSCCNT_CCOUNT_S			0
#define PRT_SWT_MSCCNT_CCOUNT_M			MAKEMASK(0x1FFFFFF, 0)
#define PRT_SWT_MSCTRH				0x002041C0 /* Reset Source: CORER */
#define PRT_SWT_MSCTRH_UTRESH_S			0
#define PRT_SWT_MSCTRH_UTRESH_M			MAKEMASK(0x7FFFF, 0)
#define PRT_SWT_SCBI				0x002041E0 /* Reset Source: CORER */
#define PRT_SWT_SCBI_BI_S			0
#define PRT_SWT_SCBI_BI_M			MAKEMASK(0x1FFFFFF, 0)
#define PRT_SWT_SCCRL				0x00204200 /* Reset Source: CORER */
#define PRT_SWT_SCCRL_MDIPW_S			0
#define PRT_SWT_SCCRL_MDIPW_M			BIT(0)
#define PRT_SWT_SCCRL_MDICW_S			1
#define PRT_SWT_SCCRL_MDICW_M			BIT(1)
#define PRT_SWT_SCCRL_BDIPW_S			2
#define PRT_SWT_SCCRL_BDIPW_M			BIT(2)
#define PRT_SWT_SCCRL_BDICW_S			3
#define PRT_SWT_SCCRL_BDICW_M			BIT(3)
#define PRT_SWT_SCCRL_INTERVAL_S		8
#define PRT_SWT_SCCRL_INTERVAL_M		MAKEMASK(0xFFFFF, 8)
#define PRT_TCTUPR(_i)				(0x00040840 + ((_i) * 4)) /* _i=0...31 */ /* Reset Source: CORER */
#define PRT_TCTUPR_MAX_INDEX			31
#define PRT_TCTUPR_UP0_S			0
#define PRT_TCTUPR_UP0_M			MAKEMASK(0x7, 0)
#define PRT_TCTUPR_UP1_S			4
#define PRT_TCTUPR_UP1_M			MAKEMASK(0x7, 4)
#define PRT_TCTUPR_UP2_S			8
#define PRT_TCTUPR_UP2_M			MAKEMASK(0x7, 8)
#define PRT_TCTUPR_UP3_S			12
#define PRT_TCTUPR_UP3_M			MAKEMASK(0x7, 12)
#define PRT_TCTUPR_UP4_S			16
#define PRT_TCTUPR_UP4_M			MAKEMASK(0x7, 16)
#define PRT_TCTUPR_UP5_S			20
#define PRT_TCTUPR_UP5_M			MAKEMASK(0x7, 20)
#define PRT_TCTUPR_UP6_S			24
#define PRT_TCTUPR_UP6_M			MAKEMASK(0x7, 24)
#define PRT_TCTUPR_UP7_S			28
#define PRT_TCTUPR_UP7_M			MAKEMASK(0x7, 28)
#define GLHH_ART_CTL				0x000A41D4 /* Reset Source: POR */
#define GLHH_ART_CTL_ACTIVE_S			0
#define GLHH_ART_CTL_ACTIVE_M			BIT(0)
#define GLHH_ART_CTL_TIME_OUT1_S		1
#define GLHH_ART_CTL_TIME_OUT1_M		BIT(1)
#define GLHH_ART_CTL_TIME_OUT2_S		2
#define GLHH_ART_CTL_TIME_OUT2_M		BIT(2)
#define GLHH_ART_CTL_RESET_HH_S			31
#define GLHH_ART_CTL_RESET_HH_M			BIT(31)
#define GLHH_ART_DATA				0x000A41E0 /* Reset Source: POR */
#define GLHH_ART_DATA_AGENT_TYPE_S		0
#define GLHH_ART_DATA_AGENT_TYPE_M		MAKEMASK(0x7, 0)
#define GLHH_ART_DATA_SYNC_TYPE_S		3
#define GLHH_ART_DATA_SYNC_TYPE_M		BIT(3)
#define GLHH_ART_DATA_MAX_DELAY_S		4
#define GLHH_ART_DATA_MAX_DELAY_M		MAKEMASK(0xF, 4)
#define GLHH_ART_DATA_TIME_BASE_S		8
#define GLHH_ART_DATA_TIME_BASE_M		MAKEMASK(0xF, 8)
#define GLHH_ART_DATA_RSV_DATA_S		12
#define GLHH_ART_DATA_RSV_DATA_M		MAKEMASK(0xFFFFF, 12)
#define GLHH_ART_TIME_H				0x000A41D8 /* Reset Source: POR */
#define GLHH_ART_TIME_H_ART_TIME_H_S		0
#define GLHH_ART_TIME_H_ART_TIME_H_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLHH_ART_TIME_L				0x000A41DC /* Reset Source: POR */
#define GLHH_ART_TIME_L_ART_TIME_L_S		0
#define GLHH_ART_TIME_L_ART_TIME_L_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_AUX_IN_0(_i)			(0x000889D8 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_AUX_IN_0_MAX_INDEX		1
#define GLTSYN_AUX_IN_0_EVNTLVL_S		0
#define GLTSYN_AUX_IN_0_EVNTLVL_M		MAKEMASK(0x3, 0)
#define GLTSYN_AUX_IN_0_INT_ENA_S		4
#define GLTSYN_AUX_IN_0_INT_ENA_M		BIT(4)
#define GLTSYN_AUX_IN_1(_i)			(0x000889E0 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_AUX_IN_1_MAX_INDEX		1
#define GLTSYN_AUX_IN_1_EVNTLVL_S		0
#define GLTSYN_AUX_IN_1_EVNTLVL_M		MAKEMASK(0x3, 0)
#define GLTSYN_AUX_IN_1_INT_ENA_S		4
#define GLTSYN_AUX_IN_1_INT_ENA_M		BIT(4)
#define GLTSYN_AUX_IN_2(_i)			(0x000889E8 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_AUX_IN_2_MAX_INDEX		1
#define GLTSYN_AUX_IN_2_EVNTLVL_S		0
#define GLTSYN_AUX_IN_2_EVNTLVL_M		MAKEMASK(0x3, 0)
#define GLTSYN_AUX_IN_2_INT_ENA_S		4
#define GLTSYN_AUX_IN_2_INT_ENA_M		BIT(4)
#define GLTSYN_AUX_OUT_0(_i)			(0x00088998 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_AUX_OUT_0_MAX_INDEX		1
#define GLTSYN_AUX_OUT_0_OUT_ENA_S		0
#define GLTSYN_AUX_OUT_0_OUT_ENA_M		BIT(0)
#define GLTSYN_AUX_OUT_0_OUTMOD_S		1
#define GLTSYN_AUX_OUT_0_OUTMOD_M		MAKEMASK(0x3, 1)
#define GLTSYN_AUX_OUT_0_OUTLVL_S		3
#define GLTSYN_AUX_OUT_0_OUTLVL_M		BIT(3)
#define GLTSYN_AUX_OUT_0_INT_ENA_S		4
#define GLTSYN_AUX_OUT_0_INT_ENA_M		BIT(4)
#define GLTSYN_AUX_OUT_0_PULSEW_S		8
#define GLTSYN_AUX_OUT_0_PULSEW_M		MAKEMASK(0xF, 8)
#define GLTSYN_AUX_OUT_1(_i)			(0x000889A0 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_AUX_OUT_1_MAX_INDEX		1
#define GLTSYN_AUX_OUT_1_OUT_ENA_S		0
#define GLTSYN_AUX_OUT_1_OUT_ENA_M		BIT(0)
#define GLTSYN_AUX_OUT_1_OUTMOD_S		1
#define GLTSYN_AUX_OUT_1_OUTMOD_M		MAKEMASK(0x3, 1)
#define GLTSYN_AUX_OUT_1_OUTLVL_S		3
#define GLTSYN_AUX_OUT_1_OUTLVL_M		BIT(3)
#define GLTSYN_AUX_OUT_1_INT_ENA_S		4
#define GLTSYN_AUX_OUT_1_INT_ENA_M		BIT(4)
#define GLTSYN_AUX_OUT_1_PULSEW_S		8
#define GLTSYN_AUX_OUT_1_PULSEW_M		MAKEMASK(0xF, 8)
#define GLTSYN_AUX_OUT_2(_i)			(0x000889A8 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_AUX_OUT_2_MAX_INDEX		1
#define GLTSYN_AUX_OUT_2_OUT_ENA_S		0
#define GLTSYN_AUX_OUT_2_OUT_ENA_M		BIT(0)
#define GLTSYN_AUX_OUT_2_OUTMOD_S		1
#define GLTSYN_AUX_OUT_2_OUTMOD_M		MAKEMASK(0x3, 1)
#define GLTSYN_AUX_OUT_2_OUTLVL_S		3
#define GLTSYN_AUX_OUT_2_OUTLVL_M		BIT(3)
#define GLTSYN_AUX_OUT_2_INT_ENA_S		4
#define GLTSYN_AUX_OUT_2_INT_ENA_M		BIT(4)
#define GLTSYN_AUX_OUT_2_PULSEW_S		8
#define GLTSYN_AUX_OUT_2_PULSEW_M		MAKEMASK(0xF, 8)
#define GLTSYN_AUX_OUT_3(_i)			(0x000889B0 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_AUX_OUT_3_MAX_INDEX		1
#define GLTSYN_AUX_OUT_3_OUT_ENA_S		0
#define GLTSYN_AUX_OUT_3_OUT_ENA_M		BIT(0)
#define GLTSYN_AUX_OUT_3_OUTMOD_S		1
#define GLTSYN_AUX_OUT_3_OUTMOD_M		MAKEMASK(0x3, 1)
#define GLTSYN_AUX_OUT_3_OUTLVL_S		3
#define GLTSYN_AUX_OUT_3_OUTLVL_M		BIT(3)
#define GLTSYN_AUX_OUT_3_INT_ENA_S		4
#define GLTSYN_AUX_OUT_3_INT_ENA_M		BIT(4)
#define GLTSYN_AUX_OUT_3_PULSEW_S		8
#define GLTSYN_AUX_OUT_3_PULSEW_M		MAKEMASK(0xF, 8)
#define GLTSYN_CLKO_0(_i)			(0x000889B8 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_CLKO_0_MAX_INDEX			1
#define GLTSYN_CLKO_0_TSYNCLKO_S		0
#define GLTSYN_CLKO_0_TSYNCLKO_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_CLKO_1(_i)			(0x000889C0 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_CLKO_1_MAX_INDEX			1
#define GLTSYN_CLKO_1_TSYNCLKO_S		0
#define GLTSYN_CLKO_1_TSYNCLKO_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_CLKO_2(_i)			(0x000889C8 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_CLKO_2_MAX_INDEX			1
#define GLTSYN_CLKO_2_TSYNCLKO_S		0
#define GLTSYN_CLKO_2_TSYNCLKO_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_CLKO_3(_i)			(0x000889D0 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_CLKO_3_MAX_INDEX			1
#define GLTSYN_CLKO_3_TSYNCLKO_S		0
#define GLTSYN_CLKO_3_TSYNCLKO_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_CMD				0x00088810 /* Reset Source: CORER */
#define GLTSYN_CMD_CMD_S			0
#define GLTSYN_CMD_CMD_M			MAKEMASK(0xFF, 0)
#define GLTSYN_CMD_SEL_MASTER_S			8
#define GLTSYN_CMD_SEL_MASTER_M			BIT(8)
#define GLTSYN_CMD_SYNC				0x00088814 /* Reset Source: CORER */
#define GLTSYN_CMD_SYNC_SYNC_S			0
#define GLTSYN_CMD_SYNC_SYNC_M			MAKEMASK(0x3, 0)
#define GLTSYN_ENA(_i)				(0x00088808 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_ENA_MAX_INDEX			1
#define GLTSYN_ENA_TSYN_ENA_S			0
#define GLTSYN_ENA_TSYN_ENA_M			BIT(0)
#define GLTSYN_EVNT_H_0(_i)			(0x00088970 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_EVNT_H_0_MAX_INDEX		1
#define GLTSYN_EVNT_H_0_TSYNEVNT_H_S		0
#define GLTSYN_EVNT_H_0_TSYNEVNT_H_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_EVNT_H_1(_i)			(0x00088980 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_EVNT_H_1_MAX_INDEX		1
#define GLTSYN_EVNT_H_1_TSYNEVNT_H_S		0
#define GLTSYN_EVNT_H_1_TSYNEVNT_H_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_EVNT_H_2(_i)			(0x00088990 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_EVNT_H_2_MAX_INDEX		1
#define GLTSYN_EVNT_H_2_TSYNEVNT_H_S		0
#define GLTSYN_EVNT_H_2_TSYNEVNT_H_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_EVNT_L_0(_i)			(0x00088968 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_EVNT_L_0_MAX_INDEX		1
#define GLTSYN_EVNT_L_0_TSYNEVNT_L_S		0
#define GLTSYN_EVNT_L_0_TSYNEVNT_L_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_EVNT_L_1(_i)			(0x00088978 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_EVNT_L_1_MAX_INDEX		1
#define GLTSYN_EVNT_L_1_TSYNEVNT_L_S		0
#define GLTSYN_EVNT_L_1_TSYNEVNT_L_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_EVNT_L_2(_i)			(0x00088988 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_EVNT_L_2_MAX_INDEX		1
#define GLTSYN_EVNT_L_2_TSYNEVNT_L_S		0
#define GLTSYN_EVNT_L_2_TSYNEVNT_L_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_HHTIME_H(_i)			(0x00088900 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_HHTIME_H_MAX_INDEX		1
#define GLTSYN_HHTIME_H_TSYNEVNT_H_S		0
#define GLTSYN_HHTIME_H_TSYNEVNT_H_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_HHTIME_L(_i)			(0x000888F8 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_HHTIME_L_MAX_INDEX		1
#define GLTSYN_HHTIME_L_TSYNEVNT_L_S		0
#define GLTSYN_HHTIME_L_TSYNEVNT_L_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_INCVAL_H(_i)			(0x00088920 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_INCVAL_H_MAX_INDEX		1
#define GLTSYN_INCVAL_H_INCVAL_H_S		0
#define GLTSYN_INCVAL_H_INCVAL_H_M		MAKEMASK(0xFF, 0)
#define GLTSYN_INCVAL_L(_i)			(0x00088918 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_INCVAL_L_MAX_INDEX		1
#define GLTSYN_INCVAL_L_INCVAL_L_S		0
#define GLTSYN_INCVAL_L_INCVAL_L_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_SHADJ_H(_i)			(0x00088910 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_SHADJ_H_MAX_INDEX		1
#define GLTSYN_SHADJ_H_ADJUST_H_S		0
#define GLTSYN_SHADJ_H_ADJUST_H_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_SHADJ_L(_i)			(0x00088908 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_SHADJ_L_MAX_INDEX		1
#define GLTSYN_SHADJ_L_ADJUST_L_S		0
#define GLTSYN_SHADJ_L_ADJUST_L_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_SHTIME_0(_i)			(0x000888E0 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_SHTIME_0_MAX_INDEX		1
#define GLTSYN_SHTIME_0_TSYNTIME_0_S		0
#define GLTSYN_SHTIME_0_TSYNTIME_0_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_SHTIME_H(_i)			(0x000888F0 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_SHTIME_H_MAX_INDEX		1
#define GLTSYN_SHTIME_H_TSYNTIME_H_S		0
#define GLTSYN_SHTIME_H_TSYNTIME_H_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_SHTIME_L(_i)			(0x000888E8 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_SHTIME_L_MAX_INDEX		1
#define GLTSYN_SHTIME_L_TSYNTIME_L_S		0
#define GLTSYN_SHTIME_L_TSYNTIME_L_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_STAT(_i)				(0x000888C0 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_STAT_MAX_INDEX			1
#define GLTSYN_STAT_EVENT0_S			0
#define GLTSYN_STAT_EVENT0_M			BIT(0)
#define GLTSYN_STAT_EVENT1_S			1
#define GLTSYN_STAT_EVENT1_M			BIT(1)
#define GLTSYN_STAT_EVENT2_S			2
#define GLTSYN_STAT_EVENT2_M			BIT(2)
#define GLTSYN_STAT_TGT0_S			4
#define GLTSYN_STAT_TGT0_M			BIT(4)
#define GLTSYN_STAT_TGT1_S			5
#define GLTSYN_STAT_TGT1_M			BIT(5)
#define GLTSYN_STAT_TGT2_S			6
#define GLTSYN_STAT_TGT2_M			BIT(6)
#define GLTSYN_STAT_TGT3_S			7
#define GLTSYN_STAT_TGT3_M			BIT(7)
#define GLTSYN_SYNC_DLAY			0x00088818 /* Reset Source: CORER */
#define GLTSYN_SYNC_DLAY_SYNC_DELAY_S		0
#define GLTSYN_SYNC_DLAY_SYNC_DELAY_M		MAKEMASK(0x1F, 0)
#define GLTSYN_TGT_H_0(_i)			(0x00088930 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_TGT_H_0_MAX_INDEX		1
#define GLTSYN_TGT_H_0_TSYNTGTT_H_S		0
#define GLTSYN_TGT_H_0_TSYNTGTT_H_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_TGT_H_1(_i)			(0x00088940 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_TGT_H_1_MAX_INDEX		1
#define GLTSYN_TGT_H_1_TSYNTGTT_H_S		0
#define GLTSYN_TGT_H_1_TSYNTGTT_H_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_TGT_H_2(_i)			(0x00088950 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_TGT_H_2_MAX_INDEX		1
#define GLTSYN_TGT_H_2_TSYNTGTT_H_S		0
#define GLTSYN_TGT_H_2_TSYNTGTT_H_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_TGT_H_3(_i)			(0x00088960 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_TGT_H_3_MAX_INDEX		1
#define GLTSYN_TGT_H_3_TSYNTGTT_H_S		0
#define GLTSYN_TGT_H_3_TSYNTGTT_H_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_TGT_L_0(_i)			(0x00088928 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_TGT_L_0_MAX_INDEX		1
#define GLTSYN_TGT_L_0_TSYNTGTT_L_S		0
#define GLTSYN_TGT_L_0_TSYNTGTT_L_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_TGT_L_1(_i)			(0x00088938 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_TGT_L_1_MAX_INDEX		1
#define GLTSYN_TGT_L_1_TSYNTGTT_L_S		0
#define GLTSYN_TGT_L_1_TSYNTGTT_L_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_TGT_L_2(_i)			(0x00088948 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_TGT_L_2_MAX_INDEX		1
#define GLTSYN_TGT_L_2_TSYNTGTT_L_S		0
#define GLTSYN_TGT_L_2_TSYNTGTT_L_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_TGT_L_3(_i)			(0x00088958 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_TGT_L_3_MAX_INDEX		1
#define GLTSYN_TGT_L_3_TSYNTGTT_L_S		0
#define GLTSYN_TGT_L_3_TSYNTGTT_L_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_TIME_0(_i)			(0x000888C8 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_TIME_0_MAX_INDEX			1
#define GLTSYN_TIME_0_TSYNTIME_0_S		0
#define GLTSYN_TIME_0_TSYNTIME_0_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_TIME_H(_i)			(0x000888D8 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_TIME_H_MAX_INDEX			1
#define GLTSYN_TIME_H_TSYNTIME_H_S		0
#define GLTSYN_TIME_H_TSYNTIME_H_M		MAKEMASK(0xFFFFFFFF, 0)
#define GLTSYN_TIME_L(_i)			(0x000888D0 + ((_i) * 4)) /* _i=0...1 */ /* Reset Source: CORER */
#define GLTSYN_TIME_L_MAX_INDEX			1
#define GLTSYN_TIME_L_TSYNTIME_L_S		0
#define GLTSYN_TIME_L_TSYNTIME_L_M		MAKEMASK(0xFFFFFFFF, 0)
#define PFHH_SEM				0x000A4200 /* Reset Source: PFR */
#define PFHH_SEM_BUSY_S				0
#define PFHH_SEM_BUSY_M				BIT(0)
#define PFHH_SEM_PF_OWNER_S			4
#define PFHH_SEM_PF_OWNER_M			MAKEMASK(0x7, 4)
#define PFTSYN_SEM				0x00088880 /* Reset Source: PFR */
#define PFTSYN_SEM_BUSY_S			0
#define PFTSYN_SEM_BUSY_M			BIT(0)
#define PFTSYN_SEM_PF_OWNER_S			4
#define PFTSYN_SEM_PF_OWNER_M			MAKEMASK(0x7, 4)
#define GLPE_TSCD_FLR(_i)			(0x0051E24C + ((_i) * 4)) /* _i=0...3 */ /* Reset Source: CORER */
#define GLPE_TSCD_FLR_MAX_INDEX			3
#define GLPE_TSCD_FLR_DRAIN_VCTR_ID_S		0
#define GLPE_TSCD_FLR_DRAIN_VCTR_ID_M		MAKEMASK(0x3, 0)
#define GLPE_TSCD_FLR_PORT_S			2
#define GLPE_TSCD_FLR_PORT_M			MAKEMASK(0x7, 2)
#define GLPE_TSCD_FLR_PF_NUM_S			5
#define GLPE_TSCD_FLR_PF_NUM_M			MAKEMASK(0x7, 5)
#define GLPE_TSCD_FLR_VM_VF_TYPE_S		8
#define GLPE_TSCD_FLR_VM_VF_TYPE_M		MAKEMASK(0x3, 8)
#define GLPE_TSCD_FLR_VM_VF_NUM_S		16
#define GLPE_TSCD_FLR_VM_VF_NUM_M		MAKEMASK(0x3FF, 16)
#define GLPE_TSCD_FLR_VLD_S			31
#define GLPE_TSCD_FLR_VLD_M			BIT(31)
#define GLPE_TSCD_PEPM				0x0051E228 /* Reset Source: CORER */
#define GLPE_TSCD_PEPM_MDQ_CREDITS_S		0
#define GLPE_TSCD_PEPM_MDQ_CREDITS_M		MAKEMASK(0xFF, 0)
#define PF_VIRT_VSTATUS				0x0009E680 /* Reset Source: PFR */
#define PF_VIRT_VSTATUS_NUM_VFS_S		0
#define PF_VIRT_VSTATUS_NUM_VFS_M		MAKEMASK(0xFF, 0)
#define PF_VIRT_VSTATUS_TOTAL_VFS_S		8
#define PF_VIRT_VSTATUS_TOTAL_VFS_M		MAKEMASK(0xFF, 8)
#define PF_VIRT_VSTATUS_IOV_ACTIVE_S		16
#define PF_VIRT_VSTATUS_IOV_ACTIVE_M		BIT(16)
#define PF_VT_PFALLOC				0x001D2480 /* Reset Source: CORER */
#define PF_VT_PFALLOC_FIRSTVF_S			0
#define PF_VT_PFALLOC_FIRSTVF_M			MAKEMASK(0xFF, 0)
#define PF_VT_PFALLOC_LASTVF_S			8
#define PF_VT_PFALLOC_LASTVF_M			MAKEMASK(0xFF, 8)
#define PF_VT_PFALLOC_VALID_S			31
#define PF_VT_PFALLOC_VALID_M			BIT(31)
#define PF_VT_PFALLOC_HIF			0x0009DD80 /* Reset Source: PCIR */
#define PF_VT_PFALLOC_HIF_FIRSTVF_S		0
#define PF_VT_PFALLOC_HIF_FIRSTVF_M		MAKEMASK(0xFF, 0)
#define PF_VT_PFALLOC_HIF_LASTVF_S		8
#define PF_VT_PFALLOC_HIF_LASTVF_M		MAKEMASK(0xFF, 8)
#define PF_VT_PFALLOC_HIF_VALID_S		31
#define PF_VT_PFALLOC_HIF_VALID_M		BIT(31)
#define PF_VT_PFALLOC_PCIE			0x000BE080 /* Reset Source: PCIR */
#define PF_VT_PFALLOC_PCIE_FIRSTVF_S		0
#define PF_VT_PFALLOC_PCIE_FIRSTVF_M		MAKEMASK(0xFF, 0)
#define PF_VT_PFALLOC_PCIE_LASTVF_S		8
#define PF_VT_PFALLOC_PCIE_LASTVF_M		MAKEMASK(0xFF, 8)
#define PF_VT_PFALLOC_PCIE_VALID_S		31
#define PF_VT_PFALLOC_PCIE_VALID_M		BIT(31)
#define VSI_L2TAGSTXVALID(_VSI)			(0x00046000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_L2TAGSTXVALID_MAX_INDEX		767
#define VSI_L2TAGSTXVALID_L2TAG1INSERTID_S	0
#define VSI_L2TAGSTXVALID_L2TAG1INSERTID_M	MAKEMASK(0x7, 0)
#define VSI_L2TAGSTXVALID_L2TAG1INSERTID_VALID_S 3
#define VSI_L2TAGSTXVALID_L2TAG1INSERTID_VALID_M BIT(3)
#define VSI_L2TAGSTXVALID_L2TAG2INSERTID_S	4
#define VSI_L2TAGSTXVALID_L2TAG2INSERTID_M	MAKEMASK(0x7, 4)
#define VSI_L2TAGSTXVALID_L2TAG2INSERTID_VALID_S 7
#define VSI_L2TAGSTXVALID_L2TAG2INSERTID_VALID_M BIT(7)
#define VSI_L2TAGSTXVALID_TIR0INSERTID_S	16
#define VSI_L2TAGSTXVALID_TIR0INSERTID_M	MAKEMASK(0x7, 16)
#define VSI_L2TAGSTXVALID_TIR0_INSERT_S		19
#define VSI_L2TAGSTXVALID_TIR0_INSERT_M		BIT(19)
#define VSI_L2TAGSTXVALID_TIR1INSERTID_S	20
#define VSI_L2TAGSTXVALID_TIR1INSERTID_M	MAKEMASK(0x7, 20)
#define VSI_L2TAGSTXVALID_TIR1_INSERT_S		23
#define VSI_L2TAGSTXVALID_TIR1_INSERT_M		BIT(23)
#define VSI_L2TAGSTXVALID_TIR2INSERTID_S	24
#define VSI_L2TAGSTXVALID_TIR2INSERTID_M	MAKEMASK(0x7, 24)
#define VSI_L2TAGSTXVALID_TIR2_INSERT_S		27
#define VSI_L2TAGSTXVALID_TIR2_INSERT_M		BIT(27)
#define VSI_PASID(_VSI)				(0x0009C000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: PFR */
#define VSI_PASID_MAX_INDEX			767
#define VSI_PASID_PASID_S			0
#define VSI_PASID_PASID_M			MAKEMASK(0xFFFFF, 0)
#define VSI_PASID_EN_S				31
#define VSI_PASID_EN_M				BIT(31)
#define VSI_RUPR(_VSI)				(0x00050000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_RUPR_MAX_INDEX			767
#define VSI_RUPR_UP0_S				0
#define VSI_RUPR_UP0_M				MAKEMASK(0x7, 0)
#define VSI_RUPR_UP1_S				3
#define VSI_RUPR_UP1_M				MAKEMASK(0x7, 3)
#define VSI_RUPR_UP2_S				6
#define VSI_RUPR_UP2_M				MAKEMASK(0x7, 6)
#define VSI_RUPR_UP3_S				9
#define VSI_RUPR_UP3_M				MAKEMASK(0x7, 9)
#define VSI_RUPR_UP4_S				12
#define VSI_RUPR_UP4_M				MAKEMASK(0x7, 12)
#define VSI_RUPR_UP5_S				15
#define VSI_RUPR_UP5_M				MAKEMASK(0x7, 15)
#define VSI_RUPR_UP6_S				18
#define VSI_RUPR_UP6_M				MAKEMASK(0x7, 18)
#define VSI_RUPR_UP7_S				21
#define VSI_RUPR_UP7_M				MAKEMASK(0x7, 21)
#define VSI_RXSWCTRL(_VSI)			(0x00205000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_RXSWCTRL_MAX_INDEX			767
#define VSI_RXSWCTRL_MACVSIPRUNEENABLE_S	8
#define VSI_RXSWCTRL_MACVSIPRUNEENABLE_M	BIT(8)
#define VSI_RXSWCTRL_PRUNEENABLE_S		9
#define VSI_RXSWCTRL_PRUNEENABLE_M		MAKEMASK(0xF, 9)
#define VSI_RXSWCTRL_SRCPRUNEENABLE_S		13
#define VSI_RXSWCTRL_SRCPRUNEENABLE_M		BIT(13)
#define VSI_SRCSWCTRL(_VSI)			(0x00209000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_SRCSWCTRL_MAX_INDEX			767
#define VSI_SRCSWCTRL_ALLOWDESTOVERRIDE_S	0
#define VSI_SRCSWCTRL_ALLOWDESTOVERRIDE_M	BIT(0)
#define VSI_SRCSWCTRL_ALLOWLOOPBACK_S		1
#define VSI_SRCSWCTRL_ALLOWLOOPBACK_M		BIT(1)
#define VSI_SRCSWCTRL_LANENABLE_S		2
#define VSI_SRCSWCTRL_LANENABLE_M		BIT(2)
#define VSI_SRCSWCTRL_MACAS_S			3
#define VSI_SRCSWCTRL_MACAS_M			BIT(3)
#define VSI_SRCSWCTRL_PRUNEENABLE_S		4
#define VSI_SRCSWCTRL_PRUNEENABLE_M		MAKEMASK(0xF, 4)
#define VSI_SWITCHID(_VSI)			(0x00215000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_SWITCHID_MAX_INDEX			767
#define VSI_SWITCHID_SWITCHID_S			0
#define VSI_SWITCHID_SWITCHID_M			MAKEMASK(0xFF, 0)
#define VSI_SWT_MIREG(_VSI)			(0x00207000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_SWT_MIREG_MAX_INDEX			767
#define VSI_SWT_MIREG_MIRRULE_S			0
#define VSI_SWT_MIREG_MIRRULE_M			MAKEMASK(0x3F, 0)
#define VSI_SWT_MIREG_MIRENA_S			7
#define VSI_SWT_MIREG_MIRENA_M			BIT(7)
#define VSI_SWT_MIRIG(_VSI)			(0x00208000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_SWT_MIRIG_MAX_INDEX			767
#define VSI_SWT_MIRIG_MIRRULE_S			0
#define VSI_SWT_MIRIG_MIRRULE_M			MAKEMASK(0x3F, 0)
#define VSI_SWT_MIRIG_MIRENA_S			7
#define VSI_SWT_MIRIG_MIRENA_M			BIT(7)
#define VSI_TAIR(_VSI)				(0x00044000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: PFR */
#define VSI_TAIR_MAX_INDEX			767
#define VSI_TAIR_PORT_TAG_ID_S			0
#define VSI_TAIR_PORT_TAG_ID_M			MAKEMASK(0xFFFF, 0)
#define VSI_TAR(_VSI)				(0x00045000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_TAR_MAX_INDEX			767
#define VSI_TAR_ACCEPTTAGGED_S			0
#define VSI_TAR_ACCEPTTAGGED_M			MAKEMASK(0x3FF, 0)
#define VSI_TAR_ACCEPTUNTAGGED_S		16
#define VSI_TAR_ACCEPTUNTAGGED_M		MAKEMASK(0x3FF, 16)
#define VSI_TIR_0(_VSI)				(0x00041000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_TIR_0_MAX_INDEX			767
#define VSI_TIR_0_PORT_TAG_ID_S			0
#define VSI_TIR_0_PORT_TAG_ID_M			MAKEMASK(0xFFFF, 0)
#define VSI_TIR_1(_VSI)				(0x00042000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_TIR_1_MAX_INDEX			767
#define VSI_TIR_1_PORT_TAG_ID_S			0
#define VSI_TIR_1_PORT_TAG_ID_M			MAKEMASK(0xFFFFFFFF, 0)
#define VSI_TIR_2(_VSI)				(0x00043000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_TIR_2_MAX_INDEX			767
#define VSI_TIR_2_PORT_TAG_ID_S			0
#define VSI_TIR_2_PORT_TAG_ID_M			MAKEMASK(0xFFFF, 0)
#define VSI_TSR(_VSI)				(0x00051000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_TSR_MAX_INDEX			767
#define VSI_TSR_STRIPTAG_S			0
#define VSI_TSR_STRIPTAG_M			MAKEMASK(0x3FF, 0)
#define VSI_TSR_SHOWTAG_S			10
#define VSI_TSR_SHOWTAG_M			MAKEMASK(0x3FF, 10)
#define VSI_TSR_SHOWPRIONLY_S			20
#define VSI_TSR_SHOWPRIONLY_M			MAKEMASK(0x3FF, 20)
#define VSI_TUPIOM(_VSI)			(0x00048000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_TUPIOM_MAX_INDEX			767
#define VSI_TUPIOM_UP0_S			0
#define VSI_TUPIOM_UP0_M			MAKEMASK(0x7, 0)
#define VSI_TUPIOM_UP1_S			3
#define VSI_TUPIOM_UP1_M			MAKEMASK(0x7, 3)
#define VSI_TUPIOM_UP2_S			6
#define VSI_TUPIOM_UP2_M			MAKEMASK(0x7, 6)
#define VSI_TUPIOM_UP3_S			9
#define VSI_TUPIOM_UP3_M			MAKEMASK(0x7, 9)
#define VSI_TUPIOM_UP4_S			12
#define VSI_TUPIOM_UP4_M			MAKEMASK(0x7, 12)
#define VSI_TUPIOM_UP5_S			15
#define VSI_TUPIOM_UP5_M			MAKEMASK(0x7, 15)
#define VSI_TUPIOM_UP6_S			18
#define VSI_TUPIOM_UP6_M			MAKEMASK(0x7, 18)
#define VSI_TUPIOM_UP7_S			21
#define VSI_TUPIOM_UP7_M			MAKEMASK(0x7, 21)
#define VSI_TUPR(_VSI)				(0x00047000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSI_TUPR_MAX_INDEX			767
#define VSI_TUPR_UP0_S				0
#define VSI_TUPR_UP0_M				MAKEMASK(0x7, 0)
#define VSI_TUPR_UP1_S				3
#define VSI_TUPR_UP1_M				MAKEMASK(0x7, 3)
#define VSI_TUPR_UP2_S				6
#define VSI_TUPR_UP2_M				MAKEMASK(0x7, 6)
#define VSI_TUPR_UP3_S				9
#define VSI_TUPR_UP3_M				MAKEMASK(0x7, 9)
#define VSI_TUPR_UP4_S				12
#define VSI_TUPR_UP4_M				MAKEMASK(0x7, 12)
#define VSI_TUPR_UP5_S				15
#define VSI_TUPR_UP5_M				MAKEMASK(0x7, 15)
#define VSI_TUPR_UP6_S				18
#define VSI_TUPR_UP6_M				MAKEMASK(0x7, 18)
#define VSI_TUPR_UP7_S				21
#define VSI_TUPR_UP7_M				MAKEMASK(0x7, 21)
#define VSI_VSI2F(_VSI)				(0x001D0000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: PFR */
#define VSI_VSI2F_MAX_INDEX			767
#define VSI_VSI2F_VFVMNUMBER_S			0
#define VSI_VSI2F_VFVMNUMBER_M			MAKEMASK(0x3FF, 0)
#define VSI_VSI2F_FUNCTIONTYPE_S		10
#define VSI_VSI2F_FUNCTIONTYPE_M		MAKEMASK(0x3, 10)
#define VSI_VSI2F_PFNUMBER_S			12
#define VSI_VSI2F_PFNUMBER_M			MAKEMASK(0x7, 12)
#define VSI_VSI2F_BUFFERNUMBER_S		16
#define VSI_VSI2F_BUFFERNUMBER_M		MAKEMASK(0x7, 16)
#define VSI_VSI2F_VSI_NUMBER_S			20
#define VSI_VSI2F_VSI_NUMBER_M			MAKEMASK(0x3FF, 20)
#define VSI_VSI2F_VSI_ENABLE_S			31
#define VSI_VSI2F_VSI_ENABLE_M			BIT(31)
#define VSIQF_FD_CNT(_VSI)			(0x00464000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: PFR */
#define VSIQF_FD_CNT_MAX_INDEX			767
#define VSIQF_FD_CNT_FD_GCNT_S			0
#define VSIQF_FD_CNT_FD_GCNT_M			MAKEMASK(0x3FFF, 0)
#define VSIQF_FD_CNT_FD_BCNT_S			16
#define VSIQF_FD_CNT_FD_BCNT_M			MAKEMASK(0x3FFF, 16)
#define VSIQF_FD_CTL1(_VSI)			(0x00411000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSIQF_FD_CTL1_MAX_INDEX			767
#define VSIQF_FD_CTL1_FLT_ENA_S			0
#define VSIQF_FD_CTL1_FLT_ENA_M			BIT(0)
#define VSIQF_FD_CTL1_CFG_ENA_S			1
#define VSIQF_FD_CTL1_CFG_ENA_M			BIT(1)
#define VSIQF_FD_CTL1_EVICT_ENA_S		2
#define VSIQF_FD_CTL1_EVICT_ENA_M		BIT(2)
#define VSIQF_FD_DFLT(_VSI)			(0x00457000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSIQF_FD_DFLT_MAX_INDEX			767
#define VSIQF_FD_DFLT_DEFLT_QINDX_S		0
#define VSIQF_FD_DFLT_DEFLT_QINDX_M		MAKEMASK(0x7FF, 0)
#define VSIQF_FD_DFLT_DEFLT_TOQUEUE_S		12
#define VSIQF_FD_DFLT_DEFLT_TOQUEUE_M		MAKEMASK(0x7, 12)
#define VSIQF_FD_DFLT_COMP_QINDX_S		16
#define VSIQF_FD_DFLT_COMP_QINDX_M		MAKEMASK(0x7FF, 16)
#define VSIQF_FD_DFLT_DEFLT_QINDX_PRIO_S	28
#define VSIQF_FD_DFLT_DEFLT_QINDX_PRIO_M	MAKEMASK(0x7, 28)
#define VSIQF_FD_DFLT_DEFLT_DROP_S		31
#define VSIQF_FD_DFLT_DEFLT_DROP_M		BIT(31)
#define VSIQF_FD_SIZE(_VSI)			(0x00462000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSIQF_FD_SIZE_MAX_INDEX			767
#define VSIQF_FD_SIZE_FD_GSIZE_S		0
#define VSIQF_FD_SIZE_FD_GSIZE_M		MAKEMASK(0x3FFF, 0)
#define VSIQF_FD_SIZE_FD_BSIZE_S		16
#define VSIQF_FD_SIZE_FD_BSIZE_M		MAKEMASK(0x3FFF, 16)
#define VSIQF_HASH_CTL(_VSI)			(0x0040D000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSIQF_HASH_CTL_MAX_INDEX		767
#define VSIQF_HASH_CTL_HASH_LUT_SEL_S		0
#define VSIQF_HASH_CTL_HASH_LUT_SEL_M		MAKEMASK(0x3, 0)
#define VSIQF_HASH_CTL_GLOB_LUT_S		2
#define VSIQF_HASH_CTL_GLOB_LUT_M		MAKEMASK(0xF, 2)
#define VSIQF_HASH_CTL_HASH_SCHEME_S		6
#define VSIQF_HASH_CTL_HASH_SCHEME_M		MAKEMASK(0x3, 6)
#define VSIQF_HASH_CTL_TC_OVER_SEL_S		8
#define VSIQF_HASH_CTL_TC_OVER_SEL_M		MAKEMASK(0x1F, 8)
#define VSIQF_HASH_CTL_TC_OVER_ENA_S		15
#define VSIQF_HASH_CTL_TC_OVER_ENA_M		BIT(15)
#define VSIQF_HKEY(_i, _VSI)			(0x00400000 + ((_i) * 4096 + (_VSI) * 4)) /* _i=0...12, _VSI=0...767 */ /* Reset Source: PFR */
#define VSIQF_HKEY_MAX_INDEX			12
#define VSIQF_HKEY_KEY_0_S			0
#define VSIQF_HKEY_KEY_0_M			MAKEMASK(0xFF, 0)
#define VSIQF_HKEY_KEY_1_S			8
#define VSIQF_HKEY_KEY_1_M			MAKEMASK(0xFF, 8)
#define VSIQF_HKEY_KEY_2_S			16
#define VSIQF_HKEY_KEY_2_M			MAKEMASK(0xFF, 16)
#define VSIQF_HKEY_KEY_3_S			24
#define VSIQF_HKEY_KEY_3_M			MAKEMASK(0xFF, 24)
#define VSIQF_HLUT(_i, _VSI)			(0x00420000 + ((_i) * 4096 + (_VSI) * 4)) /* _i=0...15, _VSI=0...767 */ /* Reset Source: PFR */
#define VSIQF_HLUT_MAX_INDEX			15
#define VSIQF_HLUT_LUT0_S			0
#define VSIQF_HLUT_LUT0_M			MAKEMASK(0xF, 0)
#define VSIQF_HLUT_LUT1_S			8
#define VSIQF_HLUT_LUT1_M			MAKEMASK(0xF, 8)
#define VSIQF_HLUT_LUT2_S			16
#define VSIQF_HLUT_LUT2_M			MAKEMASK(0xF, 16)
#define VSIQF_HLUT_LUT3_S			24
#define VSIQF_HLUT_LUT3_M			MAKEMASK(0xF, 24)
#define VSIQF_PE_CTL1(_VSI)			(0x00414000 + ((_VSI) * 4)) /* _i=0...767 */ /* Reset Source: CORER */
#define VSIQF_PE_CTL1_MAX_INDEX			767
#define VSIQF_PE_CTL1_PE_FLTENA_S		0
#define VSIQF_PE_CTL1_PE_FLTENA_M		BIT(0)
#define VSIQF_TC_REGION(_i, _VSI)		(0x00448000 + ((_i) * 4096 + (_VSI) * 4)) /* _i=0...3, _VSI=0...767 */ /* Reset Source: CORER */
#define VSIQF_TC_REGION_MAX_INDEX		3
#define VSIQF_TC_REGION_TC_BASE0_S		0
#define VSIQF_TC_REGION_TC_BASE0_M		MAKEMASK(0x7FF, 0)
#define VSIQF_TC_REGION_TC_SIZE0_S		11
#define VSIQF_TC_REGION_TC_SIZE0_M		MAKEMASK(0xF, 11)
#define VSIQF_TC_REGION_TC_BASE1_S		16
#define VSIQF_TC_REGION_TC_BASE1_M		MAKEMASK(0x7FF, 16)
#define VSIQF_TC_REGION_TC_SIZE1_S		27
#define VSIQF_TC_REGION_TC_SIZE1_M		MAKEMASK(0xF, 27)
#define GLPM_WUMC				0x0009DEE4 /* Reset Source: POR */
#define GLPM_WUMC_MNG_WU_PF_S			16
#define GLPM_WUMC_MNG_WU_PF_M			MAKEMASK(0xFF, 16)
#define PFPM_APM				0x000B8080 /* Reset Source: POR */
#define PFPM_APM_APME_S				0
#define PFPM_APM_APME_M				BIT(0)
#define PFPM_WUC				0x0009DC80 /* Reset Source: POR */
#define PFPM_WUC_EN_APM_D0_S			5
#define PFPM_WUC_EN_APM_D0_M			BIT(5)
#define PFPM_WUFC				0x0009DC00 /* Reset Source: POR */
#define PFPM_WUFC_LNKC_S			0
#define PFPM_WUFC_LNKC_M			BIT(0)
#define PFPM_WUFC_MAG_S				1
#define PFPM_WUFC_MAG_M				BIT(1)
#define PFPM_WUFC_MNG_S				3
#define PFPM_WUFC_MNG_M				BIT(3)
#define PFPM_WUFC_FLX0_ACT_S			4
#define PFPM_WUFC_FLX0_ACT_M			BIT(4)
#define PFPM_WUFC_FLX1_ACT_S			5
#define PFPM_WUFC_FLX1_ACT_M			BIT(5)
#define PFPM_WUFC_FLX2_ACT_S			6
#define PFPM_WUFC_FLX2_ACT_M			BIT(6)
#define PFPM_WUFC_FLX3_ACT_S			7
#define PFPM_WUFC_FLX3_ACT_M			BIT(7)
#define PFPM_WUFC_FLX4_ACT_S			8
#define PFPM_WUFC_FLX4_ACT_M			BIT(8)
#define PFPM_WUFC_FLX5_ACT_S			9
#define PFPM_WUFC_FLX5_ACT_M			BIT(9)
#define PFPM_WUFC_FLX6_ACT_S			10
#define PFPM_WUFC_FLX6_ACT_M			BIT(10)
#define PFPM_WUFC_FLX7_ACT_S			11
#define PFPM_WUFC_FLX7_ACT_M			BIT(11)
#define PFPM_WUFC_FLX0_S			16
#define PFPM_WUFC_FLX0_M			BIT(16)
#define PFPM_WUFC_FLX1_S			17
#define PFPM_WUFC_FLX1_M			BIT(17)
#define PFPM_WUFC_FLX2_S			18
#define PFPM_WUFC_FLX2_M			BIT(18)
#define PFPM_WUFC_FLX3_S			19
#define PFPM_WUFC_FLX3_M			BIT(19)
#define PFPM_WUFC_FLX4_S			20
#define PFPM_WUFC_FLX4_M			BIT(20)
#define PFPM_WUFC_FLX5_S			21
#define PFPM_WUFC_FLX5_M			BIT(21)
#define PFPM_WUFC_FLX6_S			22
#define PFPM_WUFC_FLX6_M			BIT(22)
#define PFPM_WUFC_FLX7_S			23
#define PFPM_WUFC_FLX7_M			BIT(23)
#define PFPM_WUFC_FW_RST_WK_S			31
#define PFPM_WUFC_FW_RST_WK_M			BIT(31)
#define PFPM_WUS				0x0009DB80 /* Reset Source: POR */
#define PFPM_WUS_LNKC_S				0
#define PFPM_WUS_LNKC_M				BIT(0)
#define PFPM_WUS_MAG_S				1
#define PFPM_WUS_MAG_M				BIT(1)
#define PFPM_WUS_PME_STATUS_S			2
#define PFPM_WUS_PME_STATUS_M			BIT(2)
#define PFPM_WUS_MNG_S				3
#define PFPM_WUS_MNG_M				BIT(3)
#define PFPM_WUS_FLX0_S				16
#define PFPM_WUS_FLX0_M				BIT(16)
#define PFPM_WUS_FLX1_S				17
#define PFPM_WUS_FLX1_M				BIT(17)
#define PFPM_WUS_FLX2_S				18
#define PFPM_WUS_FLX2_M				BIT(18)
#define PFPM_WUS_FLX3_S				19
#define PFPM_WUS_FLX3_M				BIT(19)
#define PFPM_WUS_FLX4_S				20
#define PFPM_WUS_FLX4_M				BIT(20)
#define PFPM_WUS_FLX5_S				21
#define PFPM_WUS_FLX5_M				BIT(21)
#define PFPM_WUS_FLX6_S				22
#define PFPM_WUS_FLX6_M				BIT(22)
#define PFPM_WUS_FLX7_S				23
#define PFPM_WUS_FLX7_M				BIT(23)
#define PFPM_WUS_FW_RST_WK_S			31
#define PFPM_WUS_FW_RST_WK_M			BIT(31)
#define PRTPM_SAH(_i)				(0x001E3BA0 + ((_i) * 32)) /* _i=0...3 */ /* Reset Source: PFR */
#define PRTPM_SAH_MAX_INDEX			3
#define PRTPM_SAH_PFPM_SAH_S			0
#define PRTPM_SAH_PFPM_SAH_M			MAKEMASK(0xFFFF, 0)
#define PRTPM_SAH_PF_NUM_S			26
#define PRTPM_SAH_PF_NUM_M			MAKEMASK(0xF, 26)
#define PRTPM_SAH_MC_MAG_EN_S			30
#define PRTPM_SAH_MC_MAG_EN_M			BIT(30)
#define PRTPM_SAH_AV_S				31
#define PRTPM_SAH_AV_M				BIT(31)
#define PRTPM_SAL(_i)				(0x001E3B20 + ((_i) * 32)) /* _i=0...3 */ /* Reset Source: PFR */
#define PRTPM_SAL_MAX_INDEX			3
#define PRTPM_SAL_PFPM_SAL_S			0
#define PRTPM_SAL_PFPM_SAL_M			MAKEMASK(0xFFFFFFFF, 0)
#define GLPE_CQM_FUNC_INVALIDATE		0x00503300 /* Reset Source: CORER */
#define GLPE_CQM_FUNC_INVALIDATE_PF_NUM_S	0
#define GLPE_CQM_FUNC_INVALIDATE_PF_NUM_M	MAKEMASK(0x7, 0)
#define GLPE_CQM_FUNC_INVALIDATE_VM_VF_NUM_S	3
#define GLPE_CQM_FUNC_INVALIDATE_VM_VF_NUM_M	MAKEMASK(0x3FF, 3)
#define GLPE_CQM_FUNC_INVALIDATE_VM_VF_TYPE_S	13
#define GLPE_CQM_FUNC_INVALIDATE_VM_VF_TYPE_M	MAKEMASK(0x3, 13)
#define GLPE_CQM_FUNC_INVALIDATE_ENABLE_S	31
#define GLPE_CQM_FUNC_INVALIDATE_ENABLE_M	BIT(31)
#define VFPE_MRTEIDXMASK			0x00009000 /* Reset Source: PFR */
#define VFPE_MRTEIDXMASK_MRTEIDXMASKBITS_S	0
#define VFPE_MRTEIDXMASK_MRTEIDXMASKBITS_M	MAKEMASK(0x1F, 0)
#define GLTSYN_HH_DLAY				0x0008881C /* Reset Source: CORER */
#define GLTSYN_HH_DLAY_SYNC_DELAY_S		0
#define GLTSYN_HH_DLAY_SYNC_DELAY_M		MAKEMASK(0xF, 0)
#define VF_MBX_ARQBAH1				0x00006000 /* Reset Source: CORER */
#define VF_MBX_ARQBAH1_ARQBAH_S			0
#define VF_MBX_ARQBAH1_ARQBAH_M			MAKEMASK(0xFFFFFFFF, 0)
#define VF_MBX_ARQBAL1				0x00006C00 /* Reset Source: CORER */
#define VF_MBX_ARQBAL1_ARQBAL_LSB_S		0
#define VF_MBX_ARQBAL1_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define VF_MBX_ARQBAL1_ARQBAL_S			6
#define VF_MBX_ARQBAL1_ARQBAL_M			MAKEMASK(0x3FFFFFF, 6)
#define VF_MBX_ARQH1				0x00007400 /* Reset Source: CORER */
#define VF_MBX_ARQH1_ARQH_S			0
#define VF_MBX_ARQH1_ARQH_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_ARQLEN1				0x00008000 /* Reset Source: PFR */
#define VF_MBX_ARQLEN1_ARQLEN_S			0
#define VF_MBX_ARQLEN1_ARQLEN_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_ARQLEN1_ARQVFE_S			28
#define VF_MBX_ARQLEN1_ARQVFE_M			BIT(28)
#define VF_MBX_ARQLEN1_ARQOVFL_S		29
#define VF_MBX_ARQLEN1_ARQOVFL_M		BIT(29)
#define VF_MBX_ARQLEN1_ARQCRIT_S		30
#define VF_MBX_ARQLEN1_ARQCRIT_M		BIT(30)
#define VF_MBX_ARQLEN1_ARQENABLE_S		31
#define VF_MBX_ARQLEN1_ARQENABLE_M		BIT(31)
#define VF_MBX_ARQT1				0x00007000 /* Reset Source: CORER */
#define VF_MBX_ARQT1_ARQT_S			0
#define VF_MBX_ARQT1_ARQT_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_ATQBAH1				0x00007800 /* Reset Source: CORER */
#define VF_MBX_ATQBAH1_ATQBAH_S			0
#define VF_MBX_ATQBAH1_ATQBAH_M			MAKEMASK(0xFFFFFFFF, 0)
#define VF_MBX_ATQBAL1				0x00007C00 /* Reset Source: CORER */
#define VF_MBX_ATQBAL1_ATQBAL_S			6
#define VF_MBX_ATQBAL1_ATQBAL_M			MAKEMASK(0x3FFFFFF, 6)
#define VF_MBX_ATQH1				0x00006400 /* Reset Source: CORER */
#define VF_MBX_ATQH1_ATQH_S			0
#define VF_MBX_ATQH1_ATQH_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_ATQLEN1				0x00006800 /* Reset Source: PFR */
#define VF_MBX_ATQLEN1_ATQLEN_S			0
#define VF_MBX_ATQLEN1_ATQLEN_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_ATQLEN1_ATQVFE_S			28
#define VF_MBX_ATQLEN1_ATQVFE_M			BIT(28)
#define VF_MBX_ATQLEN1_ATQOVFL_S		29
#define VF_MBX_ATQLEN1_ATQOVFL_M		BIT(29)
#define VF_MBX_ATQLEN1_ATQCRIT_S		30
#define VF_MBX_ATQLEN1_ATQCRIT_M		BIT(30)
#define VF_MBX_ATQLEN1_ATQENABLE_S		31
#define VF_MBX_ATQLEN1_ATQENABLE_M		BIT(31)
#define VF_MBX_ATQT1				0x00008400 /* Reset Source: CORER */
#define VF_MBX_ATQT1_ATQT_S			0
#define VF_MBX_ATQT1_ATQT_M			MAKEMASK(0x3FF, 0)
#define PFPCI_VF_FLUSH_DONE1			0x0000E400 /* Reset Source: PCIR */
#define PFPCI_VF_FLUSH_DONE1_FLUSH_DONE_S	0
#define PFPCI_VF_FLUSH_DONE1_FLUSH_DONE_M	BIT(0)
#define VFGEN_RSTAT1				0x00008800 /* Reset Source: VFR */
#define VFGEN_RSTAT1_VFR_STATE_S		0
#define VFGEN_RSTAT1_VFR_STATE_M		MAKEMASK(0x3, 0)
#define VFINT_DYN_CTL0				0x00005C00 /* Reset Source: CORER */
#define VFINT_DYN_CTL0_INTENA_S			0
#define VFINT_DYN_CTL0_INTENA_M			BIT(0)
#define VFINT_DYN_CTL0_CLEARPBA_S		1
#define VFINT_DYN_CTL0_CLEARPBA_M		BIT(1)
#define VFINT_DYN_CTL0_SWINT_TRIG_S		2
#define VFINT_DYN_CTL0_SWINT_TRIG_M		BIT(2)
#define VFINT_DYN_CTL0_ITR_INDX_S		3
#define VFINT_DYN_CTL0_ITR_INDX_M		MAKEMASK(0x3, 3)
#define VFINT_DYN_CTL0_INTERVAL_S		5
#define VFINT_DYN_CTL0_INTERVAL_M		MAKEMASK(0xFFF, 5)
#define VFINT_DYN_CTL0_SW_ITR_INDX_ENA_S	24
#define VFINT_DYN_CTL0_SW_ITR_INDX_ENA_M	BIT(24)
#define VFINT_DYN_CTL0_SW_ITR_INDX_S		25
#define VFINT_DYN_CTL0_SW_ITR_INDX_M		MAKEMASK(0x3, 25)
#define VFINT_DYN_CTL0_WB_ON_ITR_S		30
#define VFINT_DYN_CTL0_WB_ON_ITR_M		BIT(30)
#define VFINT_DYN_CTL0_INTENA_MSK_S		31
#define VFINT_DYN_CTL0_INTENA_MSK_M		BIT(31)
#define VFINT_DYN_CTLN(_i)			(0x00003800 + ((_i) * 4)) /* _i=0...63 */ /* Reset Source: CORER */
#define VFINT_DYN_CTLN_MAX_INDEX		63
#define VFINT_DYN_CTLN_INTENA_S			0
#define VFINT_DYN_CTLN_INTENA_M			BIT(0)
#define VFINT_DYN_CTLN_CLEARPBA_S		1
#define VFINT_DYN_CTLN_CLEARPBA_M		BIT(1)
#define VFINT_DYN_CTLN_SWINT_TRIG_S		2
#define VFINT_DYN_CTLN_SWINT_TRIG_M		BIT(2)
#define VFINT_DYN_CTLN_ITR_INDX_S		3
#define VFINT_DYN_CTLN_ITR_INDX_M		MAKEMASK(0x3, 3)
#define VFINT_DYN_CTLN_INTERVAL_S		5
#define VFINT_DYN_CTLN_INTERVAL_M		MAKEMASK(0xFFF, 5)
#define VFINT_DYN_CTLN_SW_ITR_INDX_ENA_S	24
#define VFINT_DYN_CTLN_SW_ITR_INDX_ENA_M	BIT(24)
#define VFINT_DYN_CTLN_SW_ITR_INDX_S		25
#define VFINT_DYN_CTLN_SW_ITR_INDX_M		MAKEMASK(0x3, 25)
#define VFINT_DYN_CTLN_WB_ON_ITR_S		30
#define VFINT_DYN_CTLN_WB_ON_ITR_M		BIT(30)
#define VFINT_DYN_CTLN_INTENA_MSK_S		31
#define VFINT_DYN_CTLN_INTENA_MSK_M		BIT(31)
#define VFINT_ITR0(_i)				(0x00004C00 + ((_i) * 4)) /* _i=0...2 */ /* Reset Source: CORER */
#define VFINT_ITR0_MAX_INDEX			2
#define VFINT_ITR0_INTERVAL_S			0
#define VFINT_ITR0_INTERVAL_M			MAKEMASK(0xFFF, 0)
#define VFINT_ITRN(_i, _j)			(0x00002800 + ((_i) * 4 + (_j) * 12)) /* _i=0...2, _j=0...63 */ /* Reset Source: CORER */
#define VFINT_ITRN_MAX_INDEX			2
#define VFINT_ITRN_INTERVAL_S			0
#define VFINT_ITRN_INTERVAL_M			MAKEMASK(0xFFF, 0)
#define QRX_TAIL1(_QRX)				(0x00002000 + ((_QRX) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define QRX_TAIL1_MAX_INDEX			255
#define QRX_TAIL1_TAIL_S			0
#define QRX_TAIL1_TAIL_M			MAKEMASK(0x1FFF, 0)
#define QTX_TAIL(_DBQM)				(0x00000000 + ((_DBQM) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define QTX_TAIL_MAX_INDEX			255
#define QTX_TAIL_QTX_COMM_DBELL_S		0
#define QTX_TAIL_QTX_COMM_DBELL_M		MAKEMASK(0xFFFFFFFF, 0)
#define VF_MBX_CPM_ARQBAH1			0x0000F060 /* Reset Source: CORER */
#define VF_MBX_CPM_ARQBAH1_ARQBAH_S		0
#define VF_MBX_CPM_ARQBAH1_ARQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define VF_MBX_CPM_ARQBAL1			0x0000F050 /* Reset Source: CORER */
#define VF_MBX_CPM_ARQBAL1_ARQBAL_LSB_S		0
#define VF_MBX_CPM_ARQBAL1_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define VF_MBX_CPM_ARQBAL1_ARQBAL_S		6
#define VF_MBX_CPM_ARQBAL1_ARQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define VF_MBX_CPM_ARQH1			0x0000F080 /* Reset Source: CORER */
#define VF_MBX_CPM_ARQH1_ARQH_S			0
#define VF_MBX_CPM_ARQH1_ARQH_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_CPM_ARQLEN1			0x0000F070 /* Reset Source: PFR */
#define VF_MBX_CPM_ARQLEN1_ARQLEN_S		0
#define VF_MBX_CPM_ARQLEN1_ARQLEN_M		MAKEMASK(0x3FF, 0)
#define VF_MBX_CPM_ARQLEN1_ARQVFE_S		28
#define VF_MBX_CPM_ARQLEN1_ARQVFE_M		BIT(28)
#define VF_MBX_CPM_ARQLEN1_ARQOVFL_S		29
#define VF_MBX_CPM_ARQLEN1_ARQOVFL_M		BIT(29)
#define VF_MBX_CPM_ARQLEN1_ARQCRIT_S		30
#define VF_MBX_CPM_ARQLEN1_ARQCRIT_M		BIT(30)
#define VF_MBX_CPM_ARQLEN1_ARQENABLE_S		31
#define VF_MBX_CPM_ARQLEN1_ARQENABLE_M		BIT(31)
#define VF_MBX_CPM_ARQT1			0x0000F090 /* Reset Source: CORER */
#define VF_MBX_CPM_ARQT1_ARQT_S			0
#define VF_MBX_CPM_ARQT1_ARQT_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_CPM_ATQBAH1			0x0000F010 /* Reset Source: CORER */
#define VF_MBX_CPM_ATQBAH1_ATQBAH_S		0
#define VF_MBX_CPM_ATQBAH1_ATQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define VF_MBX_CPM_ATQBAL1			0x0000F000 /* Reset Source: CORER */
#define VF_MBX_CPM_ATQBAL1_ATQBAL_S		6
#define VF_MBX_CPM_ATQBAL1_ATQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define VF_MBX_CPM_ATQH1			0x0000F030 /* Reset Source: CORER */
#define VF_MBX_CPM_ATQH1_ATQH_S			0
#define VF_MBX_CPM_ATQH1_ATQH_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_CPM_ATQLEN1			0x0000F020 /* Reset Source: PFR */
#define VF_MBX_CPM_ATQLEN1_ATQLEN_S		0
#define VF_MBX_CPM_ATQLEN1_ATQLEN_M		MAKEMASK(0x3FF, 0)
#define VF_MBX_CPM_ATQLEN1_ATQVFE_S		28
#define VF_MBX_CPM_ATQLEN1_ATQVFE_M		BIT(28)
#define VF_MBX_CPM_ATQLEN1_ATQOVFL_S		29
#define VF_MBX_CPM_ATQLEN1_ATQOVFL_M		BIT(29)
#define VF_MBX_CPM_ATQLEN1_ATQCRIT_S		30
#define VF_MBX_CPM_ATQLEN1_ATQCRIT_M		BIT(30)
#define VF_MBX_CPM_ATQLEN1_ATQENABLE_S		31
#define VF_MBX_CPM_ATQLEN1_ATQENABLE_M		BIT(31)
#define VF_MBX_CPM_ATQT1			0x0000F040 /* Reset Source: CORER */
#define VF_MBX_CPM_ATQT1_ATQT_S			0
#define VF_MBX_CPM_ATQT1_ATQT_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_HLP_ARQBAH1			0x00020060 /* Reset Source: CORER */
#define VF_MBX_HLP_ARQBAH1_ARQBAH_S		0
#define VF_MBX_HLP_ARQBAH1_ARQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define VF_MBX_HLP_ARQBAL1			0x00020050 /* Reset Source: CORER */
#define VF_MBX_HLP_ARQBAL1_ARQBAL_LSB_S		0
#define VF_MBX_HLP_ARQBAL1_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define VF_MBX_HLP_ARQBAL1_ARQBAL_S		6
#define VF_MBX_HLP_ARQBAL1_ARQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define VF_MBX_HLP_ARQH1			0x00020080 /* Reset Source: CORER */
#define VF_MBX_HLP_ARQH1_ARQH_S			0
#define VF_MBX_HLP_ARQH1_ARQH_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_HLP_ARQLEN1			0x00020070 /* Reset Source: PFR */
#define VF_MBX_HLP_ARQLEN1_ARQLEN_S		0
#define VF_MBX_HLP_ARQLEN1_ARQLEN_M		MAKEMASK(0x3FF, 0)
#define VF_MBX_HLP_ARQLEN1_ARQVFE_S		28
#define VF_MBX_HLP_ARQLEN1_ARQVFE_M		BIT(28)
#define VF_MBX_HLP_ARQLEN1_ARQOVFL_S		29
#define VF_MBX_HLP_ARQLEN1_ARQOVFL_M		BIT(29)
#define VF_MBX_HLP_ARQLEN1_ARQCRIT_S		30
#define VF_MBX_HLP_ARQLEN1_ARQCRIT_M		BIT(30)
#define VF_MBX_HLP_ARQLEN1_ARQENABLE_S		31
#define VF_MBX_HLP_ARQLEN1_ARQENABLE_M		BIT(31)
#define VF_MBX_HLP_ARQT1			0x00020090 /* Reset Source: CORER */
#define VF_MBX_HLP_ARQT1_ARQT_S			0
#define VF_MBX_HLP_ARQT1_ARQT_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_HLP_ATQBAH1			0x00020010 /* Reset Source: CORER */
#define VF_MBX_HLP_ATQBAH1_ATQBAH_S		0
#define VF_MBX_HLP_ATQBAH1_ATQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define VF_MBX_HLP_ATQBAL1			0x00020000 /* Reset Source: CORER */
#define VF_MBX_HLP_ATQBAL1_ATQBAL_S		6
#define VF_MBX_HLP_ATQBAL1_ATQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define VF_MBX_HLP_ATQH1			0x00020030 /* Reset Source: CORER */
#define VF_MBX_HLP_ATQH1_ATQH_S			0
#define VF_MBX_HLP_ATQH1_ATQH_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_HLP_ATQLEN1			0x00020020 /* Reset Source: PFR */
#define VF_MBX_HLP_ATQLEN1_ATQLEN_S		0
#define VF_MBX_HLP_ATQLEN1_ATQLEN_M		MAKEMASK(0x3FF, 0)
#define VF_MBX_HLP_ATQLEN1_ATQVFE_S		28
#define VF_MBX_HLP_ATQLEN1_ATQVFE_M		BIT(28)
#define VF_MBX_HLP_ATQLEN1_ATQOVFL_S		29
#define VF_MBX_HLP_ATQLEN1_ATQOVFL_M		BIT(29)
#define VF_MBX_HLP_ATQLEN1_ATQCRIT_S		30
#define VF_MBX_HLP_ATQLEN1_ATQCRIT_M		BIT(30)
#define VF_MBX_HLP_ATQLEN1_ATQENABLE_S		31
#define VF_MBX_HLP_ATQLEN1_ATQENABLE_M		BIT(31)
#define VF_MBX_HLP_ATQT1			0x00020040 /* Reset Source: CORER */
#define VF_MBX_HLP_ATQT1_ATQT_S			0
#define VF_MBX_HLP_ATQT1_ATQT_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_PSM_ARQBAH1			0x00021060 /* Reset Source: CORER */
#define VF_MBX_PSM_ARQBAH1_ARQBAH_S		0
#define VF_MBX_PSM_ARQBAH1_ARQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define VF_MBX_PSM_ARQBAL1			0x00021050 /* Reset Source: CORER */
#define VF_MBX_PSM_ARQBAL1_ARQBAL_LSB_S		0
#define VF_MBX_PSM_ARQBAL1_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define VF_MBX_PSM_ARQBAL1_ARQBAL_S		6
#define VF_MBX_PSM_ARQBAL1_ARQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define VF_MBX_PSM_ARQH1			0x00021080 /* Reset Source: CORER */
#define VF_MBX_PSM_ARQH1_ARQH_S			0
#define VF_MBX_PSM_ARQH1_ARQH_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_PSM_ARQLEN1			0x00021070 /* Reset Source: PFR */
#define VF_MBX_PSM_ARQLEN1_ARQLEN_S		0
#define VF_MBX_PSM_ARQLEN1_ARQLEN_M		MAKEMASK(0x3FF, 0)
#define VF_MBX_PSM_ARQLEN1_ARQVFE_S		28
#define VF_MBX_PSM_ARQLEN1_ARQVFE_M		BIT(28)
#define VF_MBX_PSM_ARQLEN1_ARQOVFL_S		29
#define VF_MBX_PSM_ARQLEN1_ARQOVFL_M		BIT(29)
#define VF_MBX_PSM_ARQLEN1_ARQCRIT_S		30
#define VF_MBX_PSM_ARQLEN1_ARQCRIT_M		BIT(30)
#define VF_MBX_PSM_ARQLEN1_ARQENABLE_S		31
#define VF_MBX_PSM_ARQLEN1_ARQENABLE_M		BIT(31)
#define VF_MBX_PSM_ARQT1			0x00021090 /* Reset Source: CORER */
#define VF_MBX_PSM_ARQT1_ARQT_S			0
#define VF_MBX_PSM_ARQT1_ARQT_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_PSM_ATQBAH1			0x00021010 /* Reset Source: CORER */
#define VF_MBX_PSM_ATQBAH1_ATQBAH_S		0
#define VF_MBX_PSM_ATQBAH1_ATQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define VF_MBX_PSM_ATQBAL1			0x00021000 /* Reset Source: CORER */
#define VF_MBX_PSM_ATQBAL1_ATQBAL_S		6
#define VF_MBX_PSM_ATQBAL1_ATQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define VF_MBX_PSM_ATQH1			0x00021030 /* Reset Source: CORER */
#define VF_MBX_PSM_ATQH1_ATQH_S			0
#define VF_MBX_PSM_ATQH1_ATQH_M			MAKEMASK(0x3FF, 0)
#define VF_MBX_PSM_ATQLEN1			0x00021020 /* Reset Source: PFR */
#define VF_MBX_PSM_ATQLEN1_ATQLEN_S		0
#define VF_MBX_PSM_ATQLEN1_ATQLEN_M		MAKEMASK(0x3FF, 0)
#define VF_MBX_PSM_ATQLEN1_ATQVFE_S		28
#define VF_MBX_PSM_ATQLEN1_ATQVFE_M		BIT(28)
#define VF_MBX_PSM_ATQLEN1_ATQOVFL_S		29
#define VF_MBX_PSM_ATQLEN1_ATQOVFL_M		BIT(29)
#define VF_MBX_PSM_ATQLEN1_ATQCRIT_S		30
#define VF_MBX_PSM_ATQLEN1_ATQCRIT_M		BIT(30)
#define VF_MBX_PSM_ATQLEN1_ATQENABLE_S		31
#define VF_MBX_PSM_ATQLEN1_ATQENABLE_M		BIT(31)
#define VF_MBX_PSM_ATQT1			0x00021040 /* Reset Source: CORER */
#define VF_MBX_PSM_ATQT1_ATQT_S			0
#define VF_MBX_PSM_ATQT1_ATQT_M			MAKEMASK(0x3FF, 0)
#define VF_SB_CPM_ARQBAH1			0x0000F160 /* Reset Source: CORER */
#define VF_SB_CPM_ARQBAH1_ARQBAH_S		0
#define VF_SB_CPM_ARQBAH1_ARQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define VF_SB_CPM_ARQBAL1			0x0000F150 /* Reset Source: CORER */
#define VF_SB_CPM_ARQBAL1_ARQBAL_LSB_S		0
#define VF_SB_CPM_ARQBAL1_ARQBAL_LSB_M		MAKEMASK(0x3F, 0)
#define VF_SB_CPM_ARQBAL1_ARQBAL_S		6
#define VF_SB_CPM_ARQBAL1_ARQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define VF_SB_CPM_ARQH1				0x0000F180 /* Reset Source: CORER */
#define VF_SB_CPM_ARQH1_ARQH_S			0
#define VF_SB_CPM_ARQH1_ARQH_M			MAKEMASK(0x3FF, 0)
#define VF_SB_CPM_ARQLEN1			0x0000F170 /* Reset Source: PFR */
#define VF_SB_CPM_ARQLEN1_ARQLEN_S		0
#define VF_SB_CPM_ARQLEN1_ARQLEN_M		MAKEMASK(0x3FF, 0)
#define VF_SB_CPM_ARQLEN1_ARQVFE_S		28
#define VF_SB_CPM_ARQLEN1_ARQVFE_M		BIT(28)
#define VF_SB_CPM_ARQLEN1_ARQOVFL_S		29
#define VF_SB_CPM_ARQLEN1_ARQOVFL_M		BIT(29)
#define VF_SB_CPM_ARQLEN1_ARQCRIT_S		30
#define VF_SB_CPM_ARQLEN1_ARQCRIT_M		BIT(30)
#define VF_SB_CPM_ARQLEN1_ARQENABLE_S		31
#define VF_SB_CPM_ARQLEN1_ARQENABLE_M		BIT(31)
#define VF_SB_CPM_ARQT1				0x0000F190 /* Reset Source: CORER */
#define VF_SB_CPM_ARQT1_ARQT_S			0
#define VF_SB_CPM_ARQT1_ARQT_M			MAKEMASK(0x3FF, 0)
#define VF_SB_CPM_ATQBAH1			0x0000F110 /* Reset Source: CORER */
#define VF_SB_CPM_ATQBAH1_ATQBAH_S		0
#define VF_SB_CPM_ATQBAH1_ATQBAH_M		MAKEMASK(0xFFFFFFFF, 0)
#define VF_SB_CPM_ATQBAL1			0x0000F100 /* Reset Source: CORER */
#define VF_SB_CPM_ATQBAL1_ATQBAL_S		6
#define VF_SB_CPM_ATQBAL1_ATQBAL_M		MAKEMASK(0x3FFFFFF, 6)
#define VF_SB_CPM_ATQH1				0x0000F130 /* Reset Source: CORER */
#define VF_SB_CPM_ATQH1_ATQH_S			0
#define VF_SB_CPM_ATQH1_ATQH_M			MAKEMASK(0x3FF, 0)
#define VF_SB_CPM_ATQLEN1			0x0000F120 /* Reset Source: PFR */
#define VF_SB_CPM_ATQLEN1_ATQLEN_S		0
#define VF_SB_CPM_ATQLEN1_ATQLEN_M		MAKEMASK(0x3FF, 0)
#define VF_SB_CPM_ATQLEN1_ATQVFE_S		28
#define VF_SB_CPM_ATQLEN1_ATQVFE_M		BIT(28)
#define VF_SB_CPM_ATQLEN1_ATQOVFL_S		29
#define VF_SB_CPM_ATQLEN1_ATQOVFL_M		BIT(29)
#define VF_SB_CPM_ATQLEN1_ATQCRIT_S		30
#define VF_SB_CPM_ATQLEN1_ATQCRIT_M		BIT(30)
#define VF_SB_CPM_ATQLEN1_ATQENABLE_S		31
#define VF_SB_CPM_ATQLEN1_ATQENABLE_M		BIT(31)
#define VF_SB_CPM_ATQT1				0x0000F140 /* Reset Source: CORER */
#define VF_SB_CPM_ATQT1_ATQT_S			0
#define VF_SB_CPM_ATQT1_ATQT_M			MAKEMASK(0x3FF, 0)
#define VFINT_DYN_CTL(_i)			(0x00023000 + ((_i) * 4096)) /* _i=0...7 */ /* Reset Source: CORER */
#define VFINT_DYN_CTL_MAX_INDEX			7
#define VFINT_DYN_CTL_INTENA_S			0
#define VFINT_DYN_CTL_INTENA_M			BIT(0)
#define VFINT_DYN_CTL_CLEARPBA_S		1
#define VFINT_DYN_CTL_CLEARPBA_M		BIT(1)
#define VFINT_DYN_CTL_SWINT_TRIG_S		2
#define VFINT_DYN_CTL_SWINT_TRIG_M		BIT(2)
#define VFINT_DYN_CTL_ITR_INDX_S		3
#define VFINT_DYN_CTL_ITR_INDX_M		MAKEMASK(0x3, 3)
#define VFINT_DYN_CTL_INTERVAL_S		5
#define VFINT_DYN_CTL_INTERVAL_M		MAKEMASK(0xFFF, 5)
#define VFINT_DYN_CTL_SW_ITR_INDX_ENA_S		24
#define VFINT_DYN_CTL_SW_ITR_INDX_ENA_M		BIT(24)
#define VFINT_DYN_CTL_SW_ITR_INDX_S		25
#define VFINT_DYN_CTL_SW_ITR_INDX_M		MAKEMASK(0x3, 25)
#define VFINT_DYN_CTL_WB_ON_ITR_S		30
#define VFINT_DYN_CTL_WB_ON_ITR_M		BIT(30)
#define VFINT_DYN_CTL_INTENA_MSK_S		31
#define VFINT_DYN_CTL_INTENA_MSK_M		BIT(31)
#define VFINT_ITR_0(_i)				(0x00023004 + ((_i) * 4096)) /* _i=0...7 */ /* Reset Source: CORER */
#define VFINT_ITR_0_MAX_INDEX			7
#define VFINT_ITR_0_INTERVAL_S			0
#define VFINT_ITR_0_INTERVAL_M			MAKEMASK(0xFFF, 0)
#define VFINT_ITR_1(_i)				(0x00023008 + ((_i) * 4096)) /* _i=0...7 */ /* Reset Source: CORER */
#define VFINT_ITR_1_MAX_INDEX			7
#define VFINT_ITR_1_INTERVAL_S			0
#define VFINT_ITR_1_INTERVAL_M			MAKEMASK(0xFFF, 0)
#define VFINT_ITR_2(_i)				(0x0002300C + ((_i) * 4096)) /* _i=0...7 */ /* Reset Source: CORER */
#define VFINT_ITR_2_MAX_INDEX			7
#define VFINT_ITR_2_INTERVAL_S			0
#define VFINT_ITR_2_INTERVAL_M			MAKEMASK(0xFFF, 0)
#define VFQRX_TAIL(_QRX)			(0x0002E000 + ((_QRX) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VFQRX_TAIL_MAX_INDEX			255
#define VFQRX_TAIL_TAIL_S			0
#define VFQRX_TAIL_TAIL_M			MAKEMASK(0x1FFF, 0)
#define VFQTX_COMM_DBELL(_DBQM)			(0x00030000 + ((_DBQM) * 4)) /* _i=0...255 */ /* Reset Source: CORER */
#define VFQTX_COMM_DBELL_MAX_INDEX		255
#define VFQTX_COMM_DBELL_QTX_COMM_DBELL_S	0
#define VFQTX_COMM_DBELL_QTX_COMM_DBELL_M	MAKEMASK(0xFFFFFFFF, 0)
#define VFQTX_COMM_DBLQ_DBELL(_DBLQ)		(0x00022000 + ((_DBLQ) * 4)) /* _i=0...3 */ /* Reset Source: CORER */
#define VFQTX_COMM_DBLQ_DBELL_MAX_INDEX		3
#define VFQTX_COMM_DBLQ_DBELL_TAIL_S		0
#define VFQTX_COMM_DBLQ_DBELL_TAIL_M		MAKEMASK(0x1FFF, 0)
#define MSIX_TMSG1(_i)				(0x00000008 + ((_i) * 16)) /* _i=0...64 */ /* Reset Source: FLR */
#define MSIX_TMSG1_MAX_INDEX			64
#define MSIX_TMSG1_MSIXTMSG_S			0
#define MSIX_TMSG1_MSIXTMSG_M			MAKEMASK(0xFFFFFFFF, 0)
#define VFPE_AEQALLOC1				0x0000A400 /* Reset Source: VFR */
#define VFPE_AEQALLOC1_AECOUNT_S		0
#define VFPE_AEQALLOC1_AECOUNT_M		MAKEMASK(0xFFFFFFFF, 0)
#define VFPE_CCQPHIGH1				0x00009800 /* Reset Source: VFR */
#define VFPE_CCQPHIGH1_PECCQPHIGH_S		0
#define VFPE_CCQPHIGH1_PECCQPHIGH_M		MAKEMASK(0xFFFFFFFF, 0)
#define VFPE_CCQPLOW1				0x0000AC00 /* Reset Source: VFR */
#define VFPE_CCQPLOW1_PECCQPLOW_S		0
#define VFPE_CCQPLOW1_PECCQPLOW_M		MAKEMASK(0xFFFFFFFF, 0)
#define VFPE_CCQPSTATUS1			0x0000B800 /* Reset Source: VFR */
#define VFPE_CCQPSTATUS1_CCQP_DONE_S		0
#define VFPE_CCQPSTATUS1_CCQP_DONE_M		BIT(0)
#define VFPE_CCQPSTATUS1_HMC_PROFILE_S		4
#define VFPE_CCQPSTATUS1_HMC_PROFILE_M		MAKEMASK(0x7, 4)
#define VFPE_CCQPSTATUS1_RDMA_EN_VFS_S		16
#define VFPE_CCQPSTATUS1_RDMA_EN_VFS_M		MAKEMASK(0x3F, 16)
#define VFPE_CCQPSTATUS1_CCQP_ERR_S		31
#define VFPE_CCQPSTATUS1_CCQP_ERR_M		BIT(31)
#define VFPE_CQACK1				0x0000B000 /* Reset Source: VFR */
#define VFPE_CQACK1_PECQID_S			0
#define VFPE_CQACK1_PECQID_M			MAKEMASK(0x7FFFF, 0)
#define VFPE_CQARM1				0x0000B400 /* Reset Source: VFR */
#define VFPE_CQARM1_PECQID_S			0
#define VFPE_CQARM1_PECQID_M			MAKEMASK(0x7FFFF, 0)
#define VFPE_CQPDB1				0x0000BC00 /* Reset Source: VFR */
#define VFPE_CQPDB1_WQHEAD_S			0
#define VFPE_CQPDB1_WQHEAD_M			MAKEMASK(0x7FF, 0)
#define VFPE_CQPERRCODES1			0x00009C00 /* Reset Source: VFR */
#define VFPE_CQPERRCODES1_CQP_MINOR_CODE_S	0
#define VFPE_CQPERRCODES1_CQP_MINOR_CODE_M	MAKEMASK(0xFFFF, 0)
#define VFPE_CQPERRCODES1_CQP_MAJOR_CODE_S	16
#define VFPE_CQPERRCODES1_CQP_MAJOR_CODE_M	MAKEMASK(0xFFFF, 16)
#define VFPE_CQPTAIL1				0x0000A000 /* Reset Source: VFR */
#define VFPE_CQPTAIL1_WQTAIL_S			0
#define VFPE_CQPTAIL1_WQTAIL_M			MAKEMASK(0x7FF, 0)
#define VFPE_CQPTAIL1_CQP_OP_ERR_S		31
#define VFPE_CQPTAIL1_CQP_OP_ERR_M		BIT(31)
#define VFPE_IPCONFIG01				0x00008C00 /* Reset Source: VFR */
#define VFPE_IPCONFIG01_PEIPID_S		0
#define VFPE_IPCONFIG01_PEIPID_M		MAKEMASK(0xFFFF, 0)
#define VFPE_IPCONFIG01_USEENTIREIDRANGE_S	16
#define VFPE_IPCONFIG01_USEENTIREIDRANGE_M	BIT(16)
#define VFPE_IPCONFIG01_UDP_SRC_PORT_MASK_EN_S	17
#define VFPE_IPCONFIG01_UDP_SRC_PORT_MASK_EN_M	BIT(17)
#define VFPE_MRTEIDXMASK1(_VF)			(0x00509800 + ((_VF) * 4)) /* _i=0...255 */ /* Reset Source: PFR */
#define VFPE_MRTEIDXMASK1_MAX_INDEX		255
#define VFPE_MRTEIDXMASK1_MRTEIDXMASKBITS_S	0
#define VFPE_MRTEIDXMASK1_MRTEIDXMASKBITS_M	MAKEMASK(0x1F, 0)
#define VFPE_RCVUNEXPECTEDERROR1		0x00009400 /* Reset Source: VFR */
#define VFPE_RCVUNEXPECTEDERROR1_TCP_RX_UNEXP_ERR_S 0
#define VFPE_RCVUNEXPECTEDERROR1_TCP_RX_UNEXP_ERR_M MAKEMASK(0xFFFFFF, 0)
#define VFPE_TCPNOWTIMER1			0x0000A800 /* Reset Source: VFR */
#define VFPE_TCPNOWTIMER1_TCP_NOW_S		0
#define VFPE_TCPNOWTIMER1_TCP_NOW_M		MAKEMASK(0xFFFFFFFF, 0)
#define VFPE_WQEALLOC1				0x0000C000 /* Reset Source: VFR */
#define VFPE_WQEALLOC1_PEQPID_S			0
#define VFPE_WQEALLOC1_PEQPID_M			MAKEMASK(0x3FFFF, 0)
#define VFPE_WQEALLOC1_WQE_DESC_INDEX_S		20
#define VFPE_WQEALLOC1_WQE_DESC_INDEX_M		MAKEMASK(0xFFF, 20)
#endif /* !_ICE_HW_AUTOGEN_H_ */

#ifndef _ICE_ADMINQ_CMD_H_
#define _ICE_ADMINQ_CMD_H_

/* This header file defines the Admin Queue commands, error codes and
 * descriptor format. It is shared between Firmware and Software.
 */

#if 0
#include "ice_osdep.h"
#include "ice_defs.h"
#include "ice_bitops.h"
#endif

#define ICE_MAX_VSI			768
#define ICE_AQC_TOPO_MAX_LEVEL_NUM	0x9
#define ICE_AQ_SET_MAC_FRAME_SIZE_MAX	9728

enum ice_aq_res_access_type {
	ICE_RES_READ = 1,
	ICE_RES_WRITE
};

struct ice_aqc_generic {
	uint32_t param0;
	uint32_t param1;
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Get version (direct 0x0001) */
struct ice_aqc_get_ver {
	uint32_t rom_ver;
	uint32_t fw_build;
	uint8_t fw_branch;
	uint8_t fw_major;
	uint8_t fw_minor;
	uint8_t fw_patch;
	uint8_t api_branch;
	uint8_t api_major;
	uint8_t api_minor;
	uint8_t api_patch;
};

/* Send driver version (indirect 0x0002) */
struct ice_aqc_driver_ver {
	uint8_t major_ver;
	uint8_t minor_ver;
	uint8_t build_ver;
	uint8_t subbuild_ver;
	uint8_t reserved[4];
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Queue Shutdown (direct 0x0003) */
struct ice_aqc_q_shutdown {
	uint8_t driver_unloading;
#define ICE_AQC_DRIVER_UNLOADING	BIT(0)
	uint8_t reserved[15];
};

/* Get Expanded Error Code (0x0005, direct) */
struct ice_aqc_get_exp_err {
	uint32_t reason;
#define ICE_AQC_EXPANDED_ERROR_NOT_PROVIDED	0xFFFFFFFF
	uint32_t identifier;
	uint8_t rsvd[8];
};

/* Request resource ownership (direct 0x0008)
 * Release resource ownership (direct 0x0009)
 */
struct ice_aqc_req_res {
	uint16_t res_id;
#define ICE_AQC_RES_ID_NVM		1
#define ICE_AQC_RES_ID_SDP		2
#define ICE_AQC_RES_ID_CHNG_LOCK	3
#define ICE_AQC_RES_ID_GLBL_LOCK	4
	uint16_t access_type;
#define ICE_AQC_RES_ACCESS_READ		1
#define ICE_AQC_RES_ACCESS_WRITE	2

	/* Upon successful completion, FW writes this value and driver is
	 * expected to release resource before timeout. This value is provided
	 * in milliseconds.
	 */
	uint32_t timeout;
#define ICE_AQ_RES_NVM_READ_DFLT_TIMEOUT_MS	3000
#define ICE_AQ_RES_NVM_WRITE_DFLT_TIMEOUT_MS	180000
#define ICE_AQ_RES_CHNG_LOCK_DFLT_TIMEOUT_MS	1000
#define ICE_AQ_RES_GLBL_LOCK_DFLT_TIMEOUT_MS	3000
	/* For SDP: pin ID of the SDP */
	uint32_t res_number;
	/* Status is only used for ICE_AQC_RES_ID_GLBL_LOCK */
	uint16_t status;
#define ICE_AQ_RES_GLBL_SUCCESS		0
#define ICE_AQ_RES_GLBL_IN_PROG		1
#define ICE_AQ_RES_GLBL_DONE		2
	uint8_t reserved[2];
};

/* Get function capabilities (indirect 0x000A)
 * Get device capabilities (indirect 0x000B)
 */
struct ice_aqc_list_caps {
	uint8_t cmd_flags;
	uint8_t pf_index;
	uint8_t reserved[2];
	uint32_t count;
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Device/Function buffer entry, repeated per reported capability */
struct ice_aqc_list_caps_elem {
	uint16_t cap;
#define ICE_AQC_CAPS_SWITCHING_MODE			0x0001
#define ICE_AQC_CAPS_MANAGEABILITY_MODE			0x0002
#define ICE_AQC_CAPS_OS2BMC				0x0004
#define ICE_AQC_CAPS_VALID_FUNCTIONS			0x0005
#define ICE_AQC_MAX_VALID_FUNCTIONS			0x8
#define ICE_AQC_CAPS_ALTERNATE_RAM			0x0006
#define ICE_AQC_CAPS_WOL_PROXY				0x0008
#define ICE_AQC_CAPS_SRIOV				0x0012
#define ICE_AQC_CAPS_VF					0x0013
#define ICE_AQC_CAPS_VMDQ				0x0014
#define ICE_AQC_CAPS_802_1QBG				0x0015
#define ICE_AQC_CAPS_802_1BR				0x0016
#define ICE_AQC_CAPS_VSI				0x0017
#define ICE_AQC_CAPS_DCB				0x0018
#define ICE_AQC_CAPS_RSVD				0x0021
#define ICE_AQC_CAPS_ISCSI				0x0022
#define ICE_AQC_CAPS_RSS				0x0040
#define ICE_AQC_CAPS_RXQS				0x0041
#define ICE_AQC_CAPS_TXQS				0x0042
#define ICE_AQC_CAPS_MSIX				0x0043
#define ICE_AQC_CAPS_MAX_MTU				0x0047
#define ICE_AQC_CAPS_CEM				0x00F2
#define ICE_AQC_CAPS_IWARP				0x0051
#define ICE_AQC_CAPS_LED				0x0061
#define ICE_AQC_CAPS_SDP				0x0062
#define ICE_AQC_CAPS_WR_CSR_PROT			0x0064
#define ICE_AQC_CAPS_SENSOR_READING			0x0067
#define ICE_AQC_CAPS_LOGI_TO_PHYSI_PORT_MAP		0x0073
#define ICE_AQC_CAPS_SKU				0x0074
#define ICE_AQC_CAPS_PORT_MAP				0x0075
#define ICE_AQC_CAPS_PCIE_RESET_AVOIDANCE		0x0076
#define ICE_AQC_CAPS_POST_UPDATE_RESET_RESTRICT		0x0077
#define ICE_AQC_CAPS_NVM_MGMT				0x0080
#define ICE_AQC_CAPS_EXT_TOPO_DEV_IMG0			0x0081
#define ICE_AQC_CAPS_EXT_TOPO_DEV_IMG1			0x0082
#define ICE_AQC_CAPS_EXT_TOPO_DEV_IMG2			0x0083
#define ICE_AQC_CAPS_EXT_TOPO_DEV_IMG3			0x0084
#define ICE_AQC_CAPS_TX_SCHED_TOPO_COMP_MODE		0x0085
#define ICE_AQC_CAPS_NAC_TOPOLOGY			0x0087
#define ICE_AQC_CAPS_DYN_FLATTENING			0x008A
#define ICE_AQC_CAPS_OROM_RECOVERY_UPDATE		0x0090
#define ICE_AQC_CAPS_ROCEV2_LAG				0x0092
#define ICE_AQC_BIT_ROCEV2_LAG				0x01
#define ICE_AQC_BIT_SRIOV_LAG				0x02

	uint8_t major_ver;
	uint8_t minor_ver;
	/* Number of resources described by this capability */
	uint32_t number;
	/* Only meaningful for some types of resources */
	uint32_t logical_id;
	/* Only meaningful for some types of resources */
	uint32_t phys_id;
	uint64_t rsvd1;
	uint64_t rsvd2;
};

/* Manage MAC address, read command - indirect (0x0107)
 * This struct is also used for the response
 */
struct ice_aqc_manage_mac_read {
	uint16_t flags; /* Zeroed by device driver */
#define ICE_AQC_MAN_MAC_LAN_ADDR_VALID		BIT(4)
#define ICE_AQC_MAN_MAC_SAN_ADDR_VALID		BIT(5)
#define ICE_AQC_MAN_MAC_PORT_ADDR_VALID		BIT(6)
#define ICE_AQC_MAN_MAC_WOL_ADDR_VALID		BIT(7)
#define ICE_AQC_MAN_MAC_MC_MAG_EN		BIT(8)
#define ICE_AQC_MAN_MAC_WOL_PRESERVE_ON_PFR	BIT(9)
#define ICE_AQC_MAN_MAC_READ_S			4
#define ICE_AQC_MAN_MAC_READ_M			(0xF << ICE_AQC_MAN_MAC_READ_S)
	uint8_t rsvd[2];
	uint8_t num_addr; /* Used in response */
	uint8_t rsvd1[3];
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Response buffer format for manage MAC read command */
struct ice_aqc_manage_mac_read_resp {
	uint8_t lport_num;
	uint8_t addr_type;
#define ICE_AQC_MAN_MAC_ADDR_TYPE_LAN		0
#define ICE_AQC_MAN_MAC_ADDR_TYPE_WOL		1
	uint8_t mac_addr[ETHER_ADDR_LEN];
};

/* Manage MAC address, write command - direct (0x0108) */
struct ice_aqc_manage_mac_write {
	uint8_t rsvd;
	uint8_t flags;
#define ICE_AQC_MAN_MAC_WR_MC_MAG_EN		BIT(0)
#define ICE_AQC_MAN_MAC_WR_WOL_LAA_PFR_KEEP	BIT(1)
#define ICE_AQC_MAN_MAC_WR_S		6
#define ICE_AQC_MAN_MAC_WR_M		MAKEMASK(3, ICE_AQC_MAN_MAC_WR_S)
#define ICE_AQC_MAN_MAC_UPDATE_LAA	0
#define ICE_AQC_MAN_MAC_UPDATE_LAA_WOL	BIT(ICE_AQC_MAN_MAC_WR_S)
	/* byte stream in network order */
	uint8_t mac_addr[ETHER_ADDR_LEN];
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Clear PXE Command and response (direct 0x0110) */
struct ice_aqc_clear_pxe {
	uint8_t rx_cnt;
#define ICE_AQC_CLEAR_PXE_RX_CNT		0x2
	uint8_t reserved[15];
};

/* Configure No-Drop Policy Command (direct 0x0112) */
struct ice_aqc_config_no_drop_policy {
	uint8_t opts;
#define ICE_AQC_FORCE_NO_DROP			BIT(0)
	uint8_t rsvd[15];
};

/* Get switch configuration (0x0200) */
struct ice_aqc_get_sw_cfg {
	/* Reserved for command and copy of request flags for response */
	uint16_t flags;
	/* First desc in case of command and next_elem in case of response
	 * In case of response, if it is not zero, means all the configuration
	 * was not returned and new command shall be sent with this value in
	 * the 'first desc' field
	 */
	uint16_t element;
	/* Reserved for command, only used for response */
	uint16_t num_elems;
	uint16_t rsvd;
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Each entry in the response buffer is of the following type: */
struct ice_aqc_get_sw_cfg_resp_elem {
	/* VSI/Port Number */
	uint16_t vsi_port_num;
#define ICE_AQC_GET_SW_CONF_RESP_VSI_PORT_NUM_S	0
#define ICE_AQC_GET_SW_CONF_RESP_VSI_PORT_NUM_M	\
			(0x3FF << ICE_AQC_GET_SW_CONF_RESP_VSI_PORT_NUM_S)
#define ICE_AQC_GET_SW_CONF_RESP_TYPE_S	14
#define ICE_AQC_GET_SW_CONF_RESP_TYPE_M	(0x3 << ICE_AQC_GET_SW_CONF_RESP_TYPE_S)
#define ICE_AQC_GET_SW_CONF_RESP_PHYS_PORT	0
#define ICE_AQC_GET_SW_CONF_RESP_VIRT_PORT	1
#define ICE_AQC_GET_SW_CONF_RESP_VSI		2

	/* SWID VSI/Port belongs to */
	uint16_t swid;

	/* Bit 14..0 : PF/VF number VSI belongs to
	 * Bit 15 : VF indication bit
	 */
	uint16_t pf_vf_num;
#define ICE_AQC_GET_SW_CONF_RESP_FUNC_NUM_S	0
#define ICE_AQC_GET_SW_CONF_RESP_FUNC_NUM_M	\
				(0x7FFF << ICE_AQC_GET_SW_CONF_RESP_FUNC_NUM_S)
#define ICE_AQC_GET_SW_CONF_RESP_IS_VF		BIT(15)
};

/* Set Port parameters, (direct, 0x0203) */
struct ice_aqc_set_port_params {
	uint16_t cmd_flags;
#define ICE_AQC_SET_P_PARAMS_SAVE_BAD_PACKETS	BIT(0)
#define ICE_AQC_SET_P_PARAMS_PAD_SHORT_PACKETS	BIT(1)
#define ICE_AQC_SET_P_PARAMS_DOUBLE_VLAN_ENA	BIT(2)
	uint16_t bad_frame_vsi;
#define ICE_AQC_SET_P_PARAMS_VSI_S	0
#define ICE_AQC_SET_P_PARAMS_VSI_M	(0x3FF << ICE_AQC_SET_P_PARAMS_VSI_S)
#define ICE_AQC_SET_P_PARAMS_VSI_VALID	BIT(15)
	uint16_t swid;
#define ICE_AQC_SET_P_PARAMS_SWID_S	0
#define ICE_AQC_SET_P_PARAMS_SWID_M	(0xFF << ICE_AQC_SET_P_PARAMS_SWID_S)
#define ICE_AQC_SET_P_PARAMS_LOGI_PORT_ID_S	8
#define ICE_AQC_SET_P_PARAMS_LOGI_PORT_ID_M	\
				(0x3F << ICE_AQC_SET_P_PARAMS_LOGI_PORT_ID_S)
#define ICE_AQC_SET_P_PARAMS_IS_LOGI_PORT	BIT(14)
#define ICE_AQC_SET_P_PARAMS_SWID_VALID		BIT(15)
	uint8_t reserved[10];
};

/* These resource type defines are used for all switch resource
 * commands where a resource type is required, such as:
 * Get Resource Allocation command (indirect 0x0204)
 * Allocate Resources command (indirect 0x0208)
 * Free Resources command (indirect 0x0209)
 * Get Allocated Resource Descriptors Command (indirect 0x020A)
 */
#define ICE_AQC_RES_TYPE_VEB_COUNTER			0x00
#define ICE_AQC_RES_TYPE_VLAN_COUNTER			0x01
#define ICE_AQC_RES_TYPE_MIRROR_RULE			0x02
#define ICE_AQC_RES_TYPE_VSI_LIST_REP			0x03
#define ICE_AQC_RES_TYPE_VSI_LIST_PRUNE			0x04
#define ICE_AQC_RES_TYPE_RECIPE				0x05
#define ICE_AQC_RES_TYPE_PROFILE			0x06
#define ICE_AQC_RES_TYPE_SWID				0x07
#define ICE_AQC_RES_TYPE_VSI				0x08
#define ICE_AQC_RES_TYPE_FLU				0x09
#define ICE_AQC_RES_TYPE_WIDE_TABLE_1			0x0A
#define ICE_AQC_RES_TYPE_WIDE_TABLE_2			0x0B
#define ICE_AQC_RES_TYPE_WIDE_TABLE_4			0x0C
#define ICE_AQC_RES_TYPE_GLOBAL_RSS_HASH		0x20
#define ICE_AQC_RES_TYPE_FDIR_COUNTER_BLOCK		0x21
#define ICE_AQC_RES_TYPE_FDIR_GUARANTEED_ENTRIES	0x22
#define ICE_AQC_RES_TYPE_FDIR_SHARED_ENTRIES		0x23
#define ICE_AQC_RES_TYPE_FLEX_DESC_PROG			0x30
#define ICE_AQC_RES_TYPE_SWITCH_PROF_BLDR_PROFID	0x48
#define ICE_AQC_RES_TYPE_SWITCH_PROF_BLDR_TCAM		0x49
#define ICE_AQC_RES_TYPE_ACL_PROF_BLDR_PROFID		0x50
#define ICE_AQC_RES_TYPE_ACL_PROF_BLDR_TCAM		0x51
#define ICE_AQC_RES_TYPE_HASH_PROF_BLDR_PROFID		0x60
#define ICE_AQC_RES_TYPE_HASH_PROF_BLDR_TCAM		0x61
/* Resource types 0x62-67 are reserved for Hash profile builder */
#define ICE_AQC_RES_TYPE_QHASH_PROF_BLDR_PROFID		0x68
#define ICE_AQC_RES_TYPE_QHASH_PROF_BLDR_TCAM		0x69

#define ICE_AQC_RES_TYPE_FLAG_SHARED			BIT(7)
#define ICE_AQC_RES_TYPE_FLAG_SCAN_BOTTOM		BIT(12)
#define ICE_AQC_RES_TYPE_FLAG_IGNORE_INDEX		BIT(13)
#define ICE_AQC_RES_TYPE_FLAG_SUBSCRIBE_SHARED		BIT(14)
#define ICE_AQC_RES_TYPE_FLAG_SUBSCRIBE_CTL		BIT(15)

#define ICE_AQC_RES_TYPE_FLAG_DEDICATED			0x00

#define ICE_AQC_RES_TYPE_S	0
#define ICE_AQC_RES_TYPE_M	(0x07F << ICE_AQC_RES_TYPE_S)

/* Get Resource Allocation command (indirect 0x0204) */
struct ice_aqc_get_res_alloc {
	uint16_t resp_elem_num; /* Used in response, reserved in command */
	uint8_t reserved[6];
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Get Resource Allocation Response Buffer per response */
struct ice_aqc_get_res_resp_elem {
	uint16_t res_type; /* Types defined above cmd 0x0204 */
	uint16_t total_capacity; /* Resources available to all PF's */
	uint16_t total_function; /* Resources allocated for a PF */
	uint16_t total_shared; /* Resources allocated as shared */
	uint16_t total_free; /* Resources un-allocated/not reserved by any PF */
};

/* Allocate Resources command (indirect 0x0208)
 * Free Resources command (indirect 0x0209)
 */
struct ice_aqc_alloc_free_res_cmd {
	uint16_t num_entries; /* Number of Resource entries */
	uint8_t reserved[6];
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Resource descriptor */
struct ice_aqc_res_elem {
	union {
		uint16_t sw_resp;
		uint16_t flu_resp;
	} e;
};

/* Buffer for Allocate/Free Resources commands */
struct ice_aqc_alloc_free_res_elem {
	uint16_t res_type; /* Types defined above cmd 0x0204 */
#define ICE_AQC_RES_TYPE_VSI_PRUNE_LIST_S	8
#define ICE_AQC_RES_TYPE_VSI_PRUNE_LIST_M	\
				(0xF << ICE_AQC_RES_TYPE_VSI_PRUNE_LIST_S)
	uint16_t num_elems;
	struct ice_aqc_res_elem elem[STRUCT_HACK_VAR_LEN];
};

/* Get Allocated Resource Descriptors Command (indirect 0x020A) */
struct ice_aqc_get_allocd_res_desc {
	union {
		struct {
			uint16_t res; /* Types defined above cmd 0x0204 */
			uint16_t first_desc;
			uint32_t reserved;
		} cmd;
		struct {
			uint16_t res;
			uint16_t next_desc;
			uint16_t num_desc;
			uint16_t reserved;
		} resp;
	} ops;
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Request buffer for Set VLAN Mode AQ command (indirect 0x020C) */
struct ice_aqc_set_vlan_mode {
	uint8_t reserved;
	uint8_t l2tag_prio_tagging;
#define ICE_AQ_VLAN_PRIO_TAG_S			0
#define ICE_AQ_VLAN_PRIO_TAG_M			(0x7 << ICE_AQ_VLAN_PRIO_TAG_S)
#define ICE_AQ_VLAN_PRIO_TAG_NOT_SUPPORTED	0x0
#define ICE_AQ_VLAN_PRIO_TAG_STAG		0x1
#define ICE_AQ_VLAN_PRIO_TAG_OUTER_CTAG		0x2
#define ICE_AQ_VLAN_PRIO_TAG_OUTER_VLAN		0x3
#define ICE_AQ_VLAN_PRIO_TAG_INNER_CTAG		0x4
#define ICE_AQ_VLAN_PRIO_TAG_MAX		0x4
#define ICE_AQ_VLAN_PRIO_TAG_ERROR		0x7
	uint8_t l2tag_reserved[64];
	uint8_t rdma_packet;
#define ICE_AQ_VLAN_RDMA_TAG_S			0
#define ICE_AQ_VLAN_RDMA_TAG_M			(0x3F << ICE_AQ_VLAN_RDMA_TAG_S)
#define ICE_AQ_SVM_VLAN_RDMA_PKT_FLAG_SETTING	0x10
#define ICE_AQ_DVM_VLAN_RDMA_PKT_FLAG_SETTING	0x1A
	uint8_t rdma_reserved[2];
	uint8_t mng_vlan_prot_id;
#define ICE_AQ_VLAN_MNG_PROTOCOL_ID_OUTER	0x10
#define ICE_AQ_VLAN_MNG_PROTOCOL_ID_INNER	0x11
	uint8_t prot_id_reserved[30];
};

/* Response buffer for Get VLAN Mode AQ command (indirect 0x020D) */
struct ice_aqc_get_vlan_mode {
	uint8_t vlan_mode;
#define ICE_AQ_VLAN_MODE_DVM_ENA	BIT(0)
	uint8_t l2tag_prio_tagging;
	uint8_t reserved[98];
};

/* Add VSI (indirect 0x0210)
 * Update VSI (indirect 0x0211)
 * Get VSI (indirect 0x0212)
 * Free VSI (indirect 0x0213)
 */
struct ice_aqc_add_get_update_free_vsi {
	uint16_t vsi_num;
#define ICE_AQ_VSI_NUM_S	0
#define ICE_AQ_VSI_NUM_M	(0x03FF << ICE_AQ_VSI_NUM_S)
#define ICE_AQ_VSI_IS_VALID	BIT(15)
	uint16_t cmd_flags;
#define ICE_AQ_VSI_KEEP_ALLOC	0x1
	uint8_t vf_id;
	uint8_t reserved;
	uint16_t vsi_flags;
#define ICE_AQ_VSI_TYPE_S	0
#define ICE_AQ_VSI_TYPE_M	(0x3 << ICE_AQ_VSI_TYPE_S)
#define ICE_AQ_VSI_TYPE_VF	0x0
#define ICE_AQ_VSI_TYPE_VMDQ2	0x1
#define ICE_AQ_VSI_TYPE_PF	0x2
#define ICE_AQ_VSI_TYPE_EMP_MNG	0x3
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Response descriptor for:
 * Add VSI (indirect 0x0210)
 * Update VSI (indirect 0x0211)
 * Free VSI (indirect 0x0213)
 */
struct ice_aqc_add_update_free_vsi_resp {
	uint16_t vsi_num;
	uint16_t ext_status;
	uint16_t vsi_used;
	uint16_t vsi_free;
	uint32_t addr_high;
	uint32_t addr_low;
};

struct ice_aqc_get_vsi_resp {
	uint16_t vsi_num;
	uint8_t vf_id;
	/* The vsi_flags field uses the ICE_AQ_VSI_TYPE_* defines for values.
	 * These are found above in struct ice_aqc_add_get_update_free_vsi.
	 */
	uint8_t vsi_flags;
	uint16_t vsi_used;
	uint16_t vsi_free;
	uint32_t addr_high;
	uint32_t addr_low;
};

struct ice_aqc_vsi_props {
	uint16_t valid_sections;
#define ICE_AQ_VSI_PROP_SW_VALID		BIT(0)
#define ICE_AQ_VSI_PROP_SECURITY_VALID		BIT(1)
#define ICE_AQ_VSI_PROP_VLAN_VALID		BIT(2)
#define ICE_AQ_VSI_PROP_OUTER_TAG_VALID		BIT(3)
#define ICE_AQ_VSI_PROP_INGRESS_UP_VALID	BIT(4)
#define ICE_AQ_VSI_PROP_EGRESS_UP_VALID		BIT(5)
#define ICE_AQ_VSI_PROP_RXQ_MAP_VALID		BIT(6)
#define ICE_AQ_VSI_PROP_Q_OPT_VALID		BIT(7)
#define ICE_AQ_VSI_PROP_OUTER_UP_VALID		BIT(8)
#define ICE_AQ_VSI_PROP_FLOW_DIR_VALID		BIT(11)
#define ICE_AQ_VSI_PROP_PASID_VALID		BIT(12)
	/* switch section */
	uint8_t sw_id;
	uint8_t sw_flags;
#define ICE_AQ_VSI_SW_FLAG_ALLOW_LB		BIT(5)
#define ICE_AQ_VSI_SW_FLAG_LOCAL_LB		BIT(6)
#define ICE_AQ_VSI_SW_FLAG_SRC_PRUNE		BIT(7)
	uint8_t sw_flags2;
#define ICE_AQ_VSI_SW_FLAG_RX_PRUNE_EN_S	0
#define ICE_AQ_VSI_SW_FLAG_RX_PRUNE_EN_M	(0xF << ICE_AQ_VSI_SW_FLAG_RX_PRUNE_EN_S)
#define ICE_AQ_VSI_SW_FLAG_RX_VLAN_PRUNE_ENA	BIT(0)
#define ICE_AQ_VSI_SW_FLAG_RX_PASS_PRUNE_ENA	BIT(3)
#define ICE_AQ_VSI_SW_FLAG_LAN_ENA		BIT(4)
	uint8_t veb_stat_id;
#define ICE_AQ_VSI_SW_VEB_STAT_ID_S		0
#define ICE_AQ_VSI_SW_VEB_STAT_ID_M		(0x1F << ICE_AQ_VSI_SW_VEB_STAT_ID_S)
#define ICE_AQ_VSI_SW_VEB_STAT_ID_VALID		BIT(5)
	/* security section */
	uint8_t sec_flags;
#define ICE_AQ_VSI_SEC_FLAG_ALLOW_DEST_OVRD	BIT(0)
#define ICE_AQ_VSI_SEC_FLAG_ENA_MAC_ANTI_SPOOF	BIT(2)
#define ICE_AQ_VSI_SEC_TX_PRUNE_ENA_S		4
#define ICE_AQ_VSI_SEC_TX_PRUNE_ENA_M		(0xF << ICE_AQ_VSI_SEC_TX_PRUNE_ENA_S)
#define ICE_AQ_VSI_SEC_TX_VLAN_PRUNE_ENA	BIT(0)
	uint8_t sec_reserved;
	/* VLAN section */
	uint16_t port_based_inner_vlan; /* VLANS include priority bits */
	uint8_t inner_vlan_reserved[2];
	uint8_t inner_vlan_flags;
#define ICE_AQ_VSI_INNER_VLAN_TX_MODE_S		0
#define ICE_AQ_VSI_INNER_VLAN_TX_MODE_M		(0x3 << ICE_AQ_VSI_INNER_VLAN_TX_MODE_S)
#define ICE_AQ_VSI_INNER_VLAN_TX_MODE_ACCEPTUNTAGGED	0x1
#define ICE_AQ_VSI_INNER_VLAN_TX_MODE_ACCEPTTAGGED	0x2
#define ICE_AQ_VSI_INNER_VLAN_TX_MODE_ALL	0x3
#define ICE_AQ_VSI_INNER_VLAN_INSERT_PVID	BIT(2)
#define ICE_AQ_VSI_INNER_VLAN_EMODE_S		3
#define ICE_AQ_VSI_INNER_VLAN_EMODE_M		(0x3 << ICE_AQ_VSI_INNER_VLAN_EMODE_S)
#define ICE_AQ_VSI_INNER_VLAN_EMODE_STR_BOTH	(0x0 << ICE_AQ_VSI_INNER_VLAN_EMODE_S)
#define ICE_AQ_VSI_INNER_VLAN_EMODE_STR_UP	(0x1 << ICE_AQ_VSI_INNER_VLAN_EMODE_S)
#define ICE_AQ_VSI_INNER_VLAN_EMODE_STR		(0x2 << ICE_AQ_VSI_INNER_VLAN_EMODE_S)
#define ICE_AQ_VSI_INNER_VLAN_EMODE_NOTHING	(0x3 << ICE_AQ_VSI_INNER_VLAN_EMODE_S)
#define ICE_AQ_VSI_INNER_VLAN_BLOCK_TX_DESC	BIT(5)
	uint8_t inner_vlan_reserved2[3];
	/* ingress egress up sections */
	uint32_t ingress_table; /* bitmap, 3 bits per up */
#define ICE_AQ_VSI_UP_TABLE_UP0_S		0
#define ICE_AQ_VSI_UP_TABLE_UP0_M		(0x7 << ICE_AQ_VSI_UP_TABLE_UP0_S)
#define ICE_AQ_VSI_UP_TABLE_UP1_S		3
#define ICE_AQ_VSI_UP_TABLE_UP1_M		(0x7 << ICE_AQ_VSI_UP_TABLE_UP1_S)
#define ICE_AQ_VSI_UP_TABLE_UP2_S		6
#define ICE_AQ_VSI_UP_TABLE_UP2_M		(0x7 << ICE_AQ_VSI_UP_TABLE_UP2_S)
#define ICE_AQ_VSI_UP_TABLE_UP3_S		9
#define ICE_AQ_VSI_UP_TABLE_UP3_M		(0x7 << ICE_AQ_VSI_UP_TABLE_UP3_S)
#define ICE_AQ_VSI_UP_TABLE_UP4_S		12
#define ICE_AQ_VSI_UP_TABLE_UP4_M		(0x7 << ICE_AQ_VSI_UP_TABLE_UP4_S)
#define ICE_AQ_VSI_UP_TABLE_UP5_S		15
#define ICE_AQ_VSI_UP_TABLE_UP5_M		(0x7 << ICE_AQ_VSI_UP_TABLE_UP5_S)
#define ICE_AQ_VSI_UP_TABLE_UP6_S		18
#define ICE_AQ_VSI_UP_TABLE_UP6_M		(0x7 << ICE_AQ_VSI_UP_TABLE_UP6_S)
#define ICE_AQ_VSI_UP_TABLE_UP7_S		21
#define ICE_AQ_VSI_UP_TABLE_UP7_M		(0x7 << ICE_AQ_VSI_UP_TABLE_UP7_S)
	uint32_t egress_table;   /* same defines as for ingress table */
	/* outer tags section */
	uint16_t port_based_outer_vlan;
	uint8_t outer_vlan_flags;
#define ICE_AQ_VSI_OUTER_VLAN_EMODE_S		0
#define ICE_AQ_VSI_OUTER_VLAN_EMODE_M		(0x3 << ICE_AQ_VSI_OUTER_VLAN_EMODE_S)
#define ICE_AQ_VSI_OUTER_VLAN_EMODE_SHOW_BOTH	0x0
#define ICE_AQ_VSI_OUTER_VLAN_EMODE_SHOW_UP	0x1
#define ICE_AQ_VSI_OUTER_VLAN_EMODE_SHOW	0x2
#define ICE_AQ_VSI_OUTER_VLAN_EMODE_NOTHING	0x3
#define ICE_AQ_VSI_OUTER_TAG_TYPE_S		2
#define ICE_AQ_VSI_OUTER_TAG_TYPE_M		(0x3 << ICE_AQ_VSI_OUTER_TAG_TYPE_S)
#define ICE_AQ_VSI_OUTER_TAG_NONE		0x0
#define ICE_AQ_VSI_OUTER_TAG_STAG		0x1
#define ICE_AQ_VSI_OUTER_TAG_VLAN_8100		0x2
#define ICE_AQ_VSI_OUTER_TAG_VLAN_9100		0x3
#define ICE_AQ_VSI_OUTER_VLAN_PORT_BASED_INSERT		BIT(4)
#define ICE_AQ_VSI_OUTER_VLAN_TX_MODE_S			5
#define ICE_AQ_VSI_OUTER_VLAN_TX_MODE_M			(0x3 << ICE_AQ_VSI_OUTER_VLAN_TX_MODE_S)
#define ICE_AQ_VSI_OUTER_VLAN_TX_MODE_ACCEPTUNTAGGED	0x1
#define ICE_AQ_VSI_OUTER_VLAN_TX_MODE_ACCEPTTAGGED	0x2
#define ICE_AQ_VSI_OUTER_VLAN_TX_MODE_ALL		0x3
#define ICE_AQ_VSI_OUTER_VLAN_BLOCK_TX_DESC		BIT(7)
	uint8_t outer_vlan_reserved;
	/* queue mapping section */
	uint16_t mapping_flags;
#define ICE_AQ_VSI_Q_MAP_CONTIG			0x0
#define ICE_AQ_VSI_Q_MAP_NONCONTIG		BIT(0)
	uint16_t q_mapping[16];
#define ICE_AQ_VSI_Q_S				0
#define ICE_AQ_VSI_Q_M				(0x7FF << ICE_AQ_VSI_Q_S)
	uint16_t tc_mapping[8];
#define ICE_AQ_VSI_TC_Q_OFFSET_S		0
#define ICE_AQ_VSI_TC_Q_OFFSET_M		(0x7FF << ICE_AQ_VSI_TC_Q_OFFSET_S)
#define ICE_AQ_VSI_TC_Q_NUM_S			11
#define ICE_AQ_VSI_TC_Q_NUM_M			(0xF << ICE_AQ_VSI_TC_Q_NUM_S)
	/* queueing option section */
	uint8_t q_opt_rss;
#define ICE_AQ_VSI_Q_OPT_RSS_LUT_S		0
#define ICE_AQ_VSI_Q_OPT_RSS_LUT_M		(0x3 << ICE_AQ_VSI_Q_OPT_RSS_LUT_S)
#define ICE_AQ_VSI_Q_OPT_RSS_LUT_VSI		0x0
#define ICE_AQ_VSI_Q_OPT_RSS_LUT_PF		0x2
#define ICE_AQ_VSI_Q_OPT_RSS_LUT_GBL		0x3
#define ICE_AQ_VSI_Q_OPT_RSS_GBL_LUT_S		2
#define ICE_AQ_VSI_Q_OPT_RSS_GBL_LUT_M		(0xF << ICE_AQ_VSI_Q_OPT_RSS_GBL_LUT_S)
#define ICE_AQ_VSI_Q_OPT_RSS_HASH_S		6
#define ICE_AQ_VSI_Q_OPT_RSS_HASH_M		(0x3 << ICE_AQ_VSI_Q_OPT_RSS_HASH_S)
#define ICE_AQ_VSI_Q_OPT_RSS_TPLZ		(0x0 << ICE_AQ_VSI_Q_OPT_RSS_HASH_S)
#define ICE_AQ_VSI_Q_OPT_RSS_SYM_TPLZ		(0x1 << ICE_AQ_VSI_Q_OPT_RSS_HASH_S)
#define ICE_AQ_VSI_Q_OPT_RSS_XOR		(0x2 << ICE_AQ_VSI_Q_OPT_RSS_HASH_S)
#define ICE_AQ_VSI_Q_OPT_RSS_JHASH		(0x3 << ICE_AQ_VSI_Q_OPT_RSS_HASH_S)
	uint8_t q_opt_tc;
#define ICE_AQ_VSI_Q_OPT_TC_OVR_S		0
#define ICE_AQ_VSI_Q_OPT_TC_OVR_M		(0x1F << ICE_AQ_VSI_Q_OPT_TC_OVR_S)
#define ICE_AQ_VSI_Q_OPT_PROF_TC_OVR		BIT(7)
	uint8_t q_opt_flags;
#define ICE_AQ_VSI_Q_OPT_PE_FLTR_EN		BIT(0)
	uint8_t q_opt_reserved[3];
	/* outer up section */
	uint32_t outer_up_table; /* same structure and defines as ingress tbl */
	/* section 10 */
	uint16_t sect_10_reserved;
	/* flow director section */
	uint16_t fd_options;
#define ICE_AQ_VSI_FD_ENABLE			BIT(0)
#define ICE_AQ_VSI_FD_TX_AUTO_ENABLE		BIT(1)
#define ICE_AQ_VSI_FD_PROG_ENABLE		BIT(3)
	uint16_t max_fd_fltr_dedicated;
	uint16_t max_fd_fltr_shared;
	uint16_t fd_def_q;
#define ICE_AQ_VSI_FD_DEF_Q_S			0
#define ICE_AQ_VSI_FD_DEF_Q_M			(0x7FF << ICE_AQ_VSI_FD_DEF_Q_S)
#define ICE_AQ_VSI_FD_DEF_GRP_S			12
#define ICE_AQ_VSI_FD_DEF_GRP_M			(0x7 << ICE_AQ_VSI_FD_DEF_GRP_S)
	uint16_t fd_report_opt;
#define ICE_AQ_VSI_FD_REPORT_Q_S		0
#define ICE_AQ_VSI_FD_REPORT_Q_M		(0x7FF << ICE_AQ_VSI_FD_REPORT_Q_S)
#define ICE_AQ_VSI_FD_DEF_PRIORITY_S		12
#define ICE_AQ_VSI_FD_DEF_PRIORITY_M		(0x7 << ICE_AQ_VSI_FD_DEF_PRIORITY_S)
#define ICE_AQ_VSI_FD_DEF_DROP			BIT(15)
	/* PASID section */
	uint32_t pasid_id;
#define ICE_AQ_VSI_PASID_ID_S			0
#define ICE_AQ_VSI_PASID_ID_M			(0xFFFFF << ICE_AQ_VSI_PASID_ID_S)
#define ICE_AQ_VSI_PASID_ID_VALID		BIT(31)
	uint8_t reserved[24];
};

/* Add/update mirror rule - direct (0x0260) */
#define ICE_AQC_RULE_ID_VALID_S		7
#define ICE_AQC_RULE_ID_VALID_M		(0x1 << ICE_AQC_RULE_ID_VALID_S)
#define ICE_AQC_RULE_ID_S		0
#define ICE_AQC_RULE_ID_M		(0x3F << ICE_AQC_RULE_ID_S)

/* Following defines to be used while processing caller specified mirror list
 * of VSI indexes.
 */
/* Action: Byte.bit (1.7)
 *	0 = Remove VSI from mirror rule
 *	1 = Add VSI to mirror rule
 */
#define ICE_AQC_RULE_ACT_S	15
#define ICE_AQC_RULE_ACT_M	(0x1 << ICE_AQC_RULE_ACT_S)
/* Action: 1.2:0.0 = Mirrored VSI */
#define ICE_AQC_RULE_MIRRORED_VSI_S	0
#define ICE_AQC_RULE_MIRRORED_VSI_M	(0x7FF << ICE_AQC_RULE_MIRRORED_VSI_S)

/* This is to be used by add/update mirror rule Admin Queue command.
 * In case of add mirror rule - if rule ID is specified as
 * INVAL_MIRROR_RULE_ID, new rule ID is allocated from shared pool.
 * If specified rule_id is valid, then it is used. If specified rule_id
 * is in use then new mirroring rule is added.
 */
#define ICE_INVAL_MIRROR_RULE_ID	0xFFFF

struct ice_aqc_add_update_mir_rule {
	uint16_t rule_id;

	uint16_t rule_type;
#define ICE_AQC_RULE_TYPE_S		0
#define ICE_AQC_RULE_TYPE_M		(0x7 << ICE_AQC_RULE_TYPE_S)
	/* VPORT ingress/egress */
#define ICE_AQC_RULE_TYPE_VPORT_INGRESS	0x1
#define ICE_AQC_RULE_TYPE_VPORT_EGRESS	0x2
	/* Physical port ingress mirroring.
	 * All traffic received by this port
	 */
#define ICE_AQC_RULE_TYPE_PPORT_INGRESS	0x6
	/* Physical port egress mirroring. All traffic sent by this port */
#define ICE_AQC_RULE_TYPE_PPORT_EGRESS	0x7

	/* Number of mirrored entries.
	 * The values are in the command buffer
	 */
	uint16_t num_entries;

	/* Destination VSI */
	uint16_t dest;
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Delete mirror rule - direct(0x0261) */
struct ice_aqc_delete_mir_rule {
	uint16_t rule_id;
	uint16_t rsvd;

	/* Byte.bit: 20.0 = Keep allocation. If set VSI stays part of
	 * the PF allocated resources, otherwise it is returned to the
	 * shared pool
	 */
#define ICE_AQC_FLAG_KEEP_ALLOCD_S	0
#define ICE_AQC_FLAG_KEEP_ALLOCD_M	(0x1 << ICE_AQC_FLAG_KEEP_ALLOCD_S)
	uint16_t flags;

	uint8_t reserved[10];
};

/* Set/Get storm config - (direct 0x0280, 0x0281) */
/* This structure holds get storm configuration response and same structure
 * is used to perform set_storm_cfg
 */
struct ice_aqc_storm_cfg {
	uint32_t bcast_thresh_size;
	uint32_t mcast_thresh_size;
	/* Bit 18:0 - Traffic upper threshold size
	 * Bit 31:19 - Reserved
	 */
#define ICE_AQ_THRESHOLD_S	0
#define ICE_AQ_THRESHOLD_M	(0x7FFFF << ICE_AQ_THRESHOLD_S)

	uint32_t storm_ctrl_ctrl;
	/* Bit 0: MDIPW - Drop Multicast packets in previous window
	 * Bit 1: MDICW - Drop multicast packets in current window
	 * Bit 2: BDIPW - Drop broadcast packets in previous window
	 * Bit 3: BDICW - Drop broadcast packets in current window
	 */
#define ICE_AQ_STORM_CTRL_MDIPW_DROP_MULTICAST	BIT(0)
#define ICE_AQ_STORM_CTRL_MDICW_DROP_MULTICAST	BIT(1)
#define ICE_AQ_STORM_CTRL_BDIPW_DROP_MULTICAST	BIT(2)
#define ICE_AQ_STORM_CTRL_BDICW_DROP_MULTICAST	BIT(3)
	/* Bit 7:5 : Reserved */
	/* Bit 27:8 : Interval - BSC/MSC Time-interval specification: The
	 * interval size for applying ingress broadcast or multicast storm
	 * control.
	 */
#define ICE_AQ_STORM_BSC_MSC_TIME_INTERVAL_S	8
#define ICE_AQ_STORM_BSC_MSC_TIME_INTERVAL_M	\
			(0xFFFFF << ICE_AQ_STORM_BSC_MSC_TIME_INTERVAL_S)
	uint32_t reserved;
};

#define ICE_MAX_NUM_RECIPES 64

/* Add/Update/Remove/Get switch rules (indirect 0x02A0, 0x02A1, 0x02A2, 0x02A3)
 */
struct ice_aqc_sw_rules {
	/* ops: add switch rules, referring the number of rules.
	 * ops: update switch rules, referring the number of filters
	 * ops: remove switch rules, referring the entry index.
	 * ops: get switch rules, referring to the number of filters.
	 */
	uint16_t num_rules_fltr_entry_index;
	uint8_t reserved[6];
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Add switch rule response:
 * Content of return buffer is same as the input buffer. The status field and
 * LUT index are updated as part of the response
 */
struct ice_aqc_sw_rules_elem_hdr {
	uint16_t type; /* Switch rule type, one of T_... */
#define ICE_AQC_SW_RULES_T_LKUP_RX		0x0
#define ICE_AQC_SW_RULES_T_LKUP_TX		0x1
#define ICE_AQC_SW_RULES_T_LG_ACT		0x2
#define ICE_AQC_SW_RULES_T_VSI_LIST_SET		0x3
#define ICE_AQC_SW_RULES_T_VSI_LIST_CLEAR	0x4
#define ICE_AQC_SW_RULES_T_PRUNE_LIST_SET	0x5
#define ICE_AQC_SW_RULES_T_PRUNE_LIST_CLEAR	0x6
	uint16_t status;
};

/* Add/Update/Get/Remove lookup Rx/Tx command/response entry
 * This structures describes the lookup rules and associated actions. "index"
 * is returned as part of a response to a successful Add command, and can be
 * used to identify the rule for Update/Get/Remove commands.
 */
struct ice_sw_rule_lkup_rx_tx {
	struct ice_aqc_sw_rules_elem_hdr hdr;

	uint16_t recipe_id;
#define ICE_SW_RECIPE_LOGICAL_PORT_FWD		10
	/* Source port for LOOKUP_RX and source VSI in case of LOOKUP_TX */
	uint16_t src;
	uint32_t act;

	/* Bit 0:1 - Action type */
#define ICE_SINGLE_ACT_TYPE_S	0x00
#define ICE_SINGLE_ACT_TYPE_M	(0x3 << ICE_SINGLE_ACT_TYPE_S)

	/* Bit 2 - Loop back enable
	 * Bit 3 - LAN enable
	 */
#define ICE_SINGLE_ACT_LB_ENABLE	BIT(2)
#define ICE_SINGLE_ACT_LAN_ENABLE	BIT(3)

	/* Action type = 0 - Forward to VSI or VSI list */
#define ICE_SINGLE_ACT_VSI_FORWARDING	0x0

#define ICE_SINGLE_ACT_VSI_ID_S		4
#define ICE_SINGLE_ACT_VSI_ID_M		(0x3FF << ICE_SINGLE_ACT_VSI_ID_S)
#define ICE_SINGLE_ACT_VSI_LIST_ID_S	4
#define ICE_SINGLE_ACT_VSI_LIST_ID_M	(0x3FF << ICE_SINGLE_ACT_VSI_LIST_ID_S)
	/* This bit needs to be set if action is forward to VSI list */
#define ICE_SINGLE_ACT_VSI_LIST		BIT(14)
#define ICE_SINGLE_ACT_VALID_BIT	BIT(17)
#define ICE_SINGLE_ACT_DROP		BIT(18)

	/* Action type = 1 - Forward to Queue of Queue group */
#define ICE_SINGLE_ACT_TO_Q		0x1
#define ICE_SINGLE_ACT_Q_INDEX_S	4
#define ICE_SINGLE_ACT_Q_INDEX_M	(0x7FF << ICE_SINGLE_ACT_Q_INDEX_S)
#define ICE_SINGLE_ACT_Q_REGION_S	15
#define ICE_SINGLE_ACT_Q_REGION_M	(0x7 << ICE_SINGLE_ACT_Q_REGION_S)
#define ICE_SINGLE_ACT_Q_PRIORITY	BIT(18)

	/* Action type = 2 - Prune */
#define ICE_SINGLE_ACT_PRUNE		0x2
#define ICE_SINGLE_ACT_EGRESS		BIT(15)
#define ICE_SINGLE_ACT_INGRESS		BIT(16)
#define ICE_SINGLE_ACT_PRUNET		BIT(17)
	/* Bit 18 should be set to 0 for this action */

	/* Action type = 2 - Pointer */
#define ICE_SINGLE_ACT_PTR		0x2
#define ICE_SINGLE_ACT_PTR_VAL_S	4
#define ICE_SINGLE_ACT_PTR_VAL_M	(0x1FFF << ICE_SINGLE_ACT_PTR_VAL_S)
	/* Bit 17 should be set if pointed action includes a FWD cmd */
#define ICE_SINGLE_ACT_PTR_HAS_FWD	BIT(17)
	/* Bit 18 should be set to 1 */
#define ICE_SINGLE_ACT_PTR_BIT		BIT(18)

	/* Action type = 3 - Other actions. Last two bits
	 * are other action identifier
	 */
#define ICE_SINGLE_ACT_OTHER_ACTS		0x3
#define ICE_SINGLE_OTHER_ACT_IDENTIFIER_S	17
#define ICE_SINGLE_OTHER_ACT_IDENTIFIER_M	\
				(0x3 << ICE_SINGLE_OTHER_ACT_IDENTIFIER_S)

	/* Bit 17:18 - Defines other actions */
	/* Other action = 0 - Mirror VSI */
#define ICE_SINGLE_OTHER_ACT_MIRROR		0
#define ICE_SINGLE_ACT_MIRROR_VSI_ID_S	4
#define ICE_SINGLE_ACT_MIRROR_VSI_ID_M	\
				(0x3FF << ICE_SINGLE_ACT_MIRROR_VSI_ID_S)

	/* Other action = 3 - Set Stat count */
#define ICE_SINGLE_OTHER_ACT_STAT_COUNT		3
#define ICE_SINGLE_ACT_STAT_COUNT_INDEX_S	4
#define ICE_SINGLE_ACT_STAT_COUNT_INDEX_M	\
				(0x7F << ICE_SINGLE_ACT_STAT_COUNT_INDEX_S)

	uint16_t index; /* The index of the rule in the lookup table */
	/* Length and values of the header to be matched per recipe or
	 * lookup-type
	 */
	uint16_t hdr_len;
	uint8_t hdr_data[STRUCT_HACK_VAR_LEN];
};

/* Add/Update/Remove large action command/response entry
 * "index" is returned as part of a response to a successful Add command, and
 * can be used to identify the action for Update/Get/Remove commands.
 */
struct ice_sw_rule_lg_act {
	struct ice_aqc_sw_rules_elem_hdr hdr;

	uint16_t index; /* Index in large action table */
	uint16_t size;
	/* Max number of large actions */
#define ICE_MAX_LG_ACT	4
	/* Bit 0:1 - Action type */
#define ICE_LG_ACT_TYPE_S	0
#define ICE_LG_ACT_TYPE_M	(0x7 << ICE_LG_ACT_TYPE_S)

	/* Action type = 0 - Forward to VSI or VSI list */
#define ICE_LG_ACT_VSI_FORWARDING	0
#define ICE_LG_ACT_VSI_ID_S		3
#define ICE_LG_ACT_VSI_ID_M		(0x3FF << ICE_LG_ACT_VSI_ID_S)
#define ICE_LG_ACT_VSI_LIST_ID_S	3
#define ICE_LG_ACT_VSI_LIST_ID_M	(0x3FF << ICE_LG_ACT_VSI_LIST_ID_S)
	/* This bit needs to be set if action is forward to VSI list */
#define ICE_LG_ACT_VSI_LIST		BIT(13)

#define ICE_LG_ACT_VALID_BIT		BIT(16)

	/* Action type = 1 - Forward to Queue of Queue group */
#define ICE_LG_ACT_TO_Q			0x1
#define ICE_LG_ACT_Q_INDEX_S		3
#define ICE_LG_ACT_Q_INDEX_M		(0x7FF << ICE_LG_ACT_Q_INDEX_S)
#define ICE_LG_ACT_Q_REGION_S		14
#define ICE_LG_ACT_Q_REGION_M		(0x7 << ICE_LG_ACT_Q_REGION_S)
#define ICE_LG_ACT_Q_PRIORITY_SET	BIT(17)

	/* Action type = 2 - Prune */
#define ICE_LG_ACT_PRUNE		0x2
#define ICE_LG_ACT_EGRESS		BIT(14)
#define ICE_LG_ACT_INGRESS		BIT(15)
#define ICE_LG_ACT_PRUNET		BIT(16)

	/* Action type = 3 - Mirror VSI */
#define ICE_LG_OTHER_ACT_MIRROR		0x3
#define ICE_LG_ACT_MIRROR_VSI_ID_S	3
#define ICE_LG_ACT_MIRROR_VSI_ID_M	(0x3FF << ICE_LG_ACT_MIRROR_VSI_ID_S)

	/* Action type = 5 - Generic Value */
#define ICE_LG_ACT_GENERIC		0x5
#define ICE_LG_ACT_GENERIC_VALUE_S	3
#define ICE_LG_ACT_GENERIC_VALUE_M	(0xFFFF << ICE_LG_ACT_GENERIC_VALUE_S)
#define ICE_LG_ACT_GENERIC_OFFSET_S	19
#define ICE_LG_ACT_GENERIC_OFFSET_M	(0x7 << ICE_LG_ACT_GENERIC_OFFSET_S)
#define ICE_LG_ACT_GENERIC_PRIORITY_S	22
#define ICE_LG_ACT_GENERIC_PRIORITY_M	(0x7 << ICE_LG_ACT_GENERIC_PRIORITY_S)
#define ICE_LG_ACT_GENERIC_OFF_RX_DESC_PROF_IDX	7

	/* Action = 7 - Set Stat count */
#define ICE_LG_ACT_STAT_COUNT		0x7
#define ICE_LG_ACT_STAT_COUNT_S		3
#define ICE_LG_ACT_STAT_COUNT_M		(0x7F << ICE_LG_ACT_STAT_COUNT_S)
	uint32_t act[STRUCT_HACK_VAR_LEN]; /* array of size for actions */
} __packed;

/* Add/Update/Remove VSI list command/response entry
 * "index" is returned as part of a response to a successful Add command, and
 * can be used to identify the VSI list for Update/Get/Remove commands.
 */
struct ice_sw_rule_vsi_list {
	struct ice_aqc_sw_rules_elem_hdr hdr;

	uint16_t index; /* Index of VSI/Prune list */
	uint16_t number_vsi;
	uint16_t vsi[STRUCT_HACK_VAR_LEN]; /* Array of number_vsi VSI numbers */
} __packed;

/* Query VSI list command/response entry */
struct ice_sw_rule_vsi_list_query {
	uint16_t index;
	uint8_t vsi_list[howmany(ICE_MAX_VSI, 8)];
} __packed;

/* PFC Ignore (direct 0x0301)
 * The command and response use the same descriptor structure
 */
struct ice_aqc_pfc_ignore {
	uint8_t	tc_bitmap;
	uint8_t	cmd_flags; /* unused in response */
#define ICE_AQC_PFC_IGNORE_SET		BIT(7)
#define ICE_AQC_PFC_IGNORE_CLEAR	0
	uint8_t	reserved[14];
};

/* Query PFC Mode (direct 0x0302)
 * Set PFC Mode (direct 0x0303)
 */
struct ice_aqc_set_query_pfc_mode {
	uint8_t	pfc_mode;
/* For Set Command response, reserved in all other cases */
#define ICE_AQC_PFC_NOT_CONFIGURED	0
/* For Query Command response, reserved in all other cases */
#define ICE_AQC_DCB_DIS		0
#define ICE_AQC_PFC_VLAN_BASED_PFC	1
#define ICE_AQC_PFC_DSCP_BASED_PFC	2
	uint8_t	rsvd[15];
};

/* Set DCB Parameters (direct 0x0306) */
struct ice_aqc_set_dcb_params {
	uint8_t cmd_flags; /* unused in response */
#define ICE_AQC_LINK_UP_DCB_CFG    BIT(0)
#define ICE_AQC_PERSIST_DCB_CFG    BIT(1)
	uint8_t valid_flags; /* unused in response */
#define ICE_AQC_LINK_UP_DCB_CFG_VALID    BIT(0)
#define ICE_AQC_PERSIST_DCB_CFG_VALID    BIT(1)
	uint8_t rsvd[14];
};

/* Get Default Topology (indirect 0x0400) */
struct ice_aqc_get_topo {
	uint8_t port_num;
	uint8_t num_branches;
	uint16_t reserved1;
	uint32_t reserved2;
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Get/Set Tx Topology (indirect 0x0418/0x0417) */
struct ice_aqc_get_set_tx_topo {
	uint8_t set_flags;
#define ICE_AQC_TX_TOPO_FLAGS_CORRER		BIT(0)
#define ICE_AQC_TX_TOPO_FLAGS_SRC_RAM		BIT(1)
#define ICE_AQC_TX_TOPO_FLAGS_SET_PSM		BIT(2)
#define ICE_AQC_TX_TOPO_FLAGS_LOAD_NEW		BIT(4)
#define ICE_AQC_TX_TOPO_FLAGS_ISSUED		BIT(5)
	uint8_t get_flags;
#define ICE_AQC_TX_TOPO_GET_NO_UPDATE		0
#define ICE_AQC_TX_TOPO_GET_PSM			1
#define ICE_AQC_TX_TOPO_GET_RAM			2
	uint16_t reserved1;
	uint32_t reserved2;
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Update TSE (indirect 0x0403)
 * Get TSE (indirect 0x0404)
 * Add TSE (indirect 0x0401)
 * Delete TSE (indirect 0x040F)
 * Move TSE (indirect 0x0408)
 * Suspend Nodes (indirect 0x0409)
 * Resume Nodes (indirect 0x040A)
 */
struct ice_aqc_sched_elem_cmd {
	uint16_t num_elem_req;	/* Used by commands */
	uint16_t num_elem_resp;	/* Used by responses */
	uint32_t reserved;
	uint32_t addr_high;
	uint32_t addr_low;
};

struct ice_aqc_txsched_move_grp_info_hdr {
	uint32_t src_parent_teid;
	uint32_t dest_parent_teid;
	uint16_t num_elems;
	uint8_t flags;
	uint8_t reserved;
};

struct ice_aqc_move_elem {
	struct ice_aqc_txsched_move_grp_info_hdr hdr;
	uint32_t teid[STRUCT_HACK_VAR_LEN];
};

struct ice_aqc_elem_info_bw {
	uint16_t bw_profile_idx;
	uint16_t bw_alloc;
};

struct ice_aqc_txsched_elem {
	uint8_t elem_type; /* Special field, reserved for some aq calls */
#define ICE_AQC_ELEM_TYPE_UNDEFINED		0x0
#define ICE_AQC_ELEM_TYPE_ROOT_PORT		0x1
#define ICE_AQC_ELEM_TYPE_TC			0x2
#define ICE_AQC_ELEM_TYPE_SE_GENERIC		0x3
#define ICE_AQC_ELEM_TYPE_ENTRY_POINT		0x4
#define ICE_AQC_ELEM_TYPE_LEAF			0x5
#define ICE_AQC_ELEM_TYPE_SE_PADDED		0x6
	uint8_t valid_sections;
#define ICE_AQC_ELEM_VALID_GENERIC		BIT(0)
#define ICE_AQC_ELEM_VALID_CIR			BIT(1)
#define ICE_AQC_ELEM_VALID_EIR			BIT(2)
#define ICE_AQC_ELEM_VALID_SHARED		BIT(3)
	uint8_t generic;
#define ICE_AQC_ELEM_GENERIC_MODE_M		0x1
#define ICE_AQC_ELEM_GENERIC_PRIO_S		0x1
#define ICE_AQC_ELEM_GENERIC_PRIO_M		(0x7 << ICE_AQC_ELEM_GENERIC_PRIO_S)
#define ICE_AQC_ELEM_GENERIC_SP_S		0x4
#define ICE_AQC_ELEM_GENERIC_SP_M		(0x1 << ICE_AQC_ELEM_GENERIC_SP_S)
#define ICE_AQC_ELEM_GENERIC_ADJUST_VAL_S	0x5
#define ICE_AQC_ELEM_GENERIC_ADJUST_VAL_M	\
	(0x3 << ICE_AQC_ELEM_GENERIC_ADJUST_VAL_S)
	uint8_t flags; /* Special field, reserved for some aq calls */
#define ICE_AQC_ELEM_FLAG_SUSPEND_M		0x1
	struct ice_aqc_elem_info_bw cir_bw;
	struct ice_aqc_elem_info_bw eir_bw;
	uint16_t srl_id;
	uint16_t reserved2;
};

struct ice_aqc_txsched_elem_data {
	uint32_t parent_teid;
	uint32_t node_teid;
	struct ice_aqc_txsched_elem data;
};

struct ice_aqc_txsched_topo_grp_info_hdr {
	uint32_t parent_teid;
	uint16_t num_elems;
	uint16_t reserved2;
};

struct ice_aqc_add_elem {
	struct ice_aqc_txsched_topo_grp_info_hdr hdr;
	struct ice_aqc_txsched_elem_data generic[STRUCT_HACK_VAR_LEN];
};

struct ice_aqc_get_topo_elem {
	struct ice_aqc_txsched_topo_grp_info_hdr hdr;
	struct ice_aqc_txsched_elem_data
		generic[ICE_AQC_TOPO_MAX_LEVEL_NUM];
};

struct ice_aqc_delete_elem {
	struct ice_aqc_txsched_topo_grp_info_hdr hdr;
	uint32_t teid[STRUCT_HACK_VAR_LEN];
};

/* Query Port ETS (indirect 0x040E)
 *
 * This indirect command is used to query port TC node configuration.
 */
struct ice_aqc_query_port_ets {
	uint32_t port_teid;
	uint32_t reserved;
	uint32_t addr_high;
	uint32_t addr_low;
};

struct ice_aqc_port_ets_elem {
	uint8_t tc_valid_bits;
	uint8_t reserved[3];
	/* 3 bits for UP per TC 0-7, 4th byte reserved */
	uint32_t up2tc;
	uint8_t tc_bw_share[8];
	uint32_t port_eir_prof_id;
	uint32_t port_cir_prof_id;
	/* 3 bits per Node priority to TC 0-7, 4th byte reserved */
	uint32_t tc_node_prio;
#define ICE_TC_NODE_PRIO_S	0x4
	uint8_t reserved1[4];
	uint32_t tc_node_teid[8]; /* Used for response, reserved in command */
};

/* Rate limiting profile for
 * Add RL profile (indirect 0x0410)
 * Query RL profile (indirect 0x0411)
 * Remove RL profile (indirect 0x0415)
 * These indirect commands acts on single or multiple
 * RL profiles with specified data.
 */
struct ice_aqc_rl_profile {
	uint16_t num_profiles;
	uint16_t num_processed; /* Only for response. Reserved in Command. */
	uint8_t reserved[4];
	uint32_t addr_high;
	uint32_t addr_low;
};

struct ice_aqc_rl_profile_elem {
	uint8_t level;
	uint8_t flags;
#define ICE_AQC_RL_PROFILE_TYPE_S	0x0
#define ICE_AQC_RL_PROFILE_TYPE_M	(0x3 << ICE_AQC_RL_PROFILE_TYPE_S)
#define ICE_AQC_RL_PROFILE_TYPE_CIR	0
#define ICE_AQC_RL_PROFILE_TYPE_EIR	1
#define ICE_AQC_RL_PROFILE_TYPE_SRL	2
/* The following flag is used for Query RL Profile Data */
#define ICE_AQC_RL_PROFILE_INVAL_S	0x7
#define ICE_AQC_RL_PROFILE_INVAL_M	(0x1 << ICE_AQC_RL_PROFILE_INVAL_S)

	uint16_t profile_id;
	uint16_t max_burst_size;
	uint16_t rl_multiply;
	uint16_t wake_up_calc;
	uint16_t rl_encode;
};

/* Config Node Attributes (indirect 0x0419)
 * Query Node Attributes (indirect 0x041A)
 */
struct ice_aqc_node_attr {
	uint16_t num_entries; /* Number of attributes structures in the buffer */
	uint8_t reserved[6];
	uint32_t addr_high;
	uint32_t addr_low;
};

struct ice_aqc_node_attr_elem {
	uint32_t node_teid;
	uint16_t max_children;
	uint16_t children_level;
};

/* Configure L2 Node CGD (indirect 0x0414)
 * This indirect command allows configuring a congestion domain for given L2
 * node TEIDs in the scheduler topology.
 */
struct ice_aqc_cfg_l2_node_cgd {
	uint16_t num_l2_nodes;
	uint8_t reserved[6];
	uint32_t addr_high;
	uint32_t addr_low;
};

struct ice_aqc_cfg_l2_node_cgd_elem {
	uint32_t node_teid;
	uint8_t cgd;
	uint8_t reserved[3];
};

/* Query Scheduler Resource Allocation (indirect 0x0412)
 * This indirect command retrieves the scheduler resources allocated by
 * EMP Firmware to the given PF.
 */
struct ice_aqc_query_txsched_res {
	uint8_t reserved[8];
	uint32_t addr_high;
	uint32_t addr_low;
};

struct ice_aqc_generic_sched_props {
	uint16_t phys_levels;
	uint16_t logical_levels;
	uint8_t flattening_bitmap;
	uint8_t max_device_cgds;
	uint8_t max_pf_cgds;
	uint8_t rsvd0;
	uint16_t rdma_qsets;
	uint8_t rsvd1[22];
};

struct ice_aqc_layer_props {
	uint8_t logical_layer;
	uint8_t chunk_size;
	uint16_t max_device_nodes;
	uint16_t max_pf_nodes;
	uint8_t rsvd0[4];
	uint16_t max_sibl_grp_sz;
	uint16_t max_cir_rl_profiles;
	uint16_t max_eir_rl_profiles;
	uint16_t max_srl_profiles;
	uint8_t rsvd1[14];
};

struct ice_aqc_query_txsched_res_resp {
	struct ice_aqc_generic_sched_props sched_props;
	struct ice_aqc_layer_props layer_props[ICE_AQC_TOPO_MAX_LEVEL_NUM];
};

/* Query Node to Root Topology (indirect 0x0413)
 * This command uses ice_aqc_get_elem as its data buffer.
 */
struct ice_aqc_query_node_to_root {
	uint32_t teid;
	uint32_t num_nodes; /* Response only */
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Get PHY capabilities (indirect 0x0600) */
struct ice_aqc_get_phy_caps {
	uint8_t lport_num;
	uint8_t reserved;
	uint16_t param0;
	/* 18.0 - Report qualified modules */
#define ICE_AQC_GET_PHY_RQM		BIT(0)
	/* 18.1 - 18.3 : Report mode
	 * 000b - Report topology capabilities, without media
	 * 001b - Report topology capabilities, with media
	 * 010b - Report Active configuration
	 * 011b - Report PHY Type and FEC mode capabilities
	 * 100b - Report Default capabilities
	 */
#define ICE_AQC_REPORT_MODE_S			1
#define ICE_AQC_REPORT_MODE_M			(7 << ICE_AQC_REPORT_MODE_S)
#define ICE_AQC_REPORT_TOPO_CAP_NO_MEDIA	0
#define ICE_AQC_REPORT_TOPO_CAP_MEDIA		BIT(1)
#define ICE_AQC_REPORT_ACTIVE_CFG		BIT(2)
#define ICE_AQC_REPORT_DFLT_CFG			BIT(3)
	uint32_t reserved1;
	uint32_t addr_high;
	uint32_t addr_low;
};

/* This is #define of PHY type (Extended):
 * The first set of defines is for phy_type_low.
 */
#define ICE_PHY_TYPE_LOW_100BASE_TX		BIT_ULL(0)
#define ICE_PHY_TYPE_LOW_100M_SGMII		BIT_ULL(1)
#define ICE_PHY_TYPE_LOW_1000BASE_T		BIT_ULL(2)
#define ICE_PHY_TYPE_LOW_1000BASE_SX		BIT_ULL(3)
#define ICE_PHY_TYPE_LOW_1000BASE_LX		BIT_ULL(4)
#define ICE_PHY_TYPE_LOW_1000BASE_KX		BIT_ULL(5)
#define ICE_PHY_TYPE_LOW_1G_SGMII		BIT_ULL(6)
#define ICE_PHY_TYPE_LOW_2500BASE_T		BIT_ULL(7)
#define ICE_PHY_TYPE_LOW_2500BASE_X		BIT_ULL(8)
#define ICE_PHY_TYPE_LOW_2500BASE_KX		BIT_ULL(9)
#define ICE_PHY_TYPE_LOW_5GBASE_T		BIT_ULL(10)
#define ICE_PHY_TYPE_LOW_5GBASE_KR		BIT_ULL(11)
#define ICE_PHY_TYPE_LOW_10GBASE_T		BIT_ULL(12)
#define ICE_PHY_TYPE_LOW_10G_SFI_DA		BIT_ULL(13)
#define ICE_PHY_TYPE_LOW_10GBASE_SR		BIT_ULL(14)
#define ICE_PHY_TYPE_LOW_10GBASE_LR		BIT_ULL(15)
#define ICE_PHY_TYPE_LOW_10GBASE_KR_CR1		BIT_ULL(16)
#define ICE_PHY_TYPE_LOW_10G_SFI_AOC_ACC	BIT_ULL(17)
#define ICE_PHY_TYPE_LOW_10G_SFI_C2C		BIT_ULL(18)
#define ICE_PHY_TYPE_LOW_25GBASE_T		BIT_ULL(19)
#define ICE_PHY_TYPE_LOW_25GBASE_CR		BIT_ULL(20)
#define ICE_PHY_TYPE_LOW_25GBASE_CR_S		BIT_ULL(21)
#define ICE_PHY_TYPE_LOW_25GBASE_CR1		BIT_ULL(22)
#define ICE_PHY_TYPE_LOW_25GBASE_SR		BIT_ULL(23)
#define ICE_PHY_TYPE_LOW_25GBASE_LR		BIT_ULL(24)
#define ICE_PHY_TYPE_LOW_25GBASE_KR		BIT_ULL(25)
#define ICE_PHY_TYPE_LOW_25GBASE_KR_S		BIT_ULL(26)
#define ICE_PHY_TYPE_LOW_25GBASE_KR1		BIT_ULL(27)
#define ICE_PHY_TYPE_LOW_25G_AUI_AOC_ACC	BIT_ULL(28)
#define ICE_PHY_TYPE_LOW_25G_AUI_C2C		BIT_ULL(29)
#define ICE_PHY_TYPE_LOW_40GBASE_CR4		BIT_ULL(30)
#define ICE_PHY_TYPE_LOW_40GBASE_SR4		BIT_ULL(31)
#define ICE_PHY_TYPE_LOW_40GBASE_LR4		BIT_ULL(32)
#define ICE_PHY_TYPE_LOW_40GBASE_KR4		BIT_ULL(33)
#define ICE_PHY_TYPE_LOW_40G_XLAUI_AOC_ACC	BIT_ULL(34)
#define ICE_PHY_TYPE_LOW_40G_XLAUI		BIT_ULL(35)
#define ICE_PHY_TYPE_LOW_50GBASE_CR2		BIT_ULL(36)
#define ICE_PHY_TYPE_LOW_50GBASE_SR2		BIT_ULL(37)
#define ICE_PHY_TYPE_LOW_50GBASE_LR2		BIT_ULL(38)
#define ICE_PHY_TYPE_LOW_50GBASE_KR2		BIT_ULL(39)
#define ICE_PHY_TYPE_LOW_50G_LAUI2_AOC_ACC	BIT_ULL(40)
#define ICE_PHY_TYPE_LOW_50G_LAUI2		BIT_ULL(41)
#define ICE_PHY_TYPE_LOW_50G_AUI2_AOC_ACC	BIT_ULL(42)
#define ICE_PHY_TYPE_LOW_50G_AUI2		BIT_ULL(43)
#define ICE_PHY_TYPE_LOW_50GBASE_CP		BIT_ULL(44)
#define ICE_PHY_TYPE_LOW_50GBASE_SR		BIT_ULL(45)
#define ICE_PHY_TYPE_LOW_50GBASE_FR		BIT_ULL(46)
#define ICE_PHY_TYPE_LOW_50GBASE_LR		BIT_ULL(47)
#define ICE_PHY_TYPE_LOW_50GBASE_KR_PAM4	BIT_ULL(48)
#define ICE_PHY_TYPE_LOW_50G_AUI1_AOC_ACC	BIT_ULL(49)
#define ICE_PHY_TYPE_LOW_50G_AUI1		BIT_ULL(50)
#define ICE_PHY_TYPE_LOW_100GBASE_CR4		BIT_ULL(51)
#define ICE_PHY_TYPE_LOW_100GBASE_SR4		BIT_ULL(52)
#define ICE_PHY_TYPE_LOW_100GBASE_LR4		BIT_ULL(53)
#define ICE_PHY_TYPE_LOW_100GBASE_KR4		BIT_ULL(54)
#define ICE_PHY_TYPE_LOW_100G_CAUI4_AOC_ACC	BIT_ULL(55)
#define ICE_PHY_TYPE_LOW_100G_CAUI4		BIT_ULL(56)
#define ICE_PHY_TYPE_LOW_100G_AUI4_AOC_ACC	BIT_ULL(57)
#define ICE_PHY_TYPE_LOW_100G_AUI4		BIT_ULL(58)
#define ICE_PHY_TYPE_LOW_100GBASE_CR_PAM4	BIT_ULL(59)
#define ICE_PHY_TYPE_LOW_100GBASE_KR_PAM4	BIT_ULL(60)
#define ICE_PHY_TYPE_LOW_100GBASE_CP2		BIT_ULL(61)
#define ICE_PHY_TYPE_LOW_100GBASE_SR2		BIT_ULL(62)
#define ICE_PHY_TYPE_LOW_100GBASE_DR		BIT_ULL(63)
#define ICE_PHY_TYPE_LOW_MAX_INDEX		63
/* The second set of defines is for phy_type_high. */
#define ICE_PHY_TYPE_HIGH_100GBASE_KR2_PAM4	BIT_ULL(0)
#define ICE_PHY_TYPE_HIGH_100G_CAUI2_AOC_ACC	BIT_ULL(1)
#define ICE_PHY_TYPE_HIGH_100G_CAUI2		BIT_ULL(2)
#define ICE_PHY_TYPE_HIGH_100G_AUI2_AOC_ACC	BIT_ULL(3)
#define ICE_PHY_TYPE_HIGH_100G_AUI2		BIT_ULL(4)
#define ICE_PHY_TYPE_HIGH_MAX_INDEX		4

struct ice_aqc_get_phy_caps_data {
	uint64_t phy_type_low; /* Use values from ICE_PHY_TYPE_LOW_* */
	uint64_t phy_type_high; /* Use values from ICE_PHY_TYPE_HIGH_* */
	uint8_t caps;
#define ICE_AQC_PHY_EN_TX_LINK_PAUSE			BIT(0)
#define ICE_AQC_PHY_EN_RX_LINK_PAUSE			BIT(1)
#define ICE_AQC_PHY_LOW_POWER_MODE			BIT(2)
#define ICE_AQC_PHY_EN_LINK				BIT(3)
#define ICE_AQC_PHY_AN_MODE				BIT(4)
#define ICE_AQC_PHY_EN_MOD_QUAL				BIT(5)
#define ICE_AQC_PHY_EN_LESM				BIT(6)
#define ICE_AQC_PHY_EN_AUTO_FEC				BIT(7)
#define ICE_AQC_PHY_CAPS_MASK				MAKEMASK(0xff, 0)
	uint8_t low_power_ctrl_an;
#define ICE_AQC_PHY_EN_D3COLD_LOW_POWER_AUTONEG		BIT(0)
#define ICE_AQC_PHY_AN_EN_CLAUSE28			BIT(1)
#define ICE_AQC_PHY_AN_EN_CLAUSE73			BIT(2)
#define ICE_AQC_PHY_AN_EN_CLAUSE37			BIT(3)
	uint16_t eee_cap;
#define ICE_AQC_PHY_EEE_EN_100BASE_TX			BIT(0)
#define ICE_AQC_PHY_EEE_EN_1000BASE_T			BIT(1)
#define ICE_AQC_PHY_EEE_EN_10GBASE_T			BIT(2)
#define ICE_AQC_PHY_EEE_EN_1000BASE_KX			BIT(3)
#define ICE_AQC_PHY_EEE_EN_10GBASE_KR			BIT(4)
#define ICE_AQC_PHY_EEE_EN_25GBASE_KR			BIT(5)
#define ICE_AQC_PHY_EEE_EN_40GBASE_KR4			BIT(6)
#define ICE_AQC_PHY_EEE_EN_50GBASE_KR2			BIT(7)
#define ICE_AQC_PHY_EEE_EN_50GBASE_KR_PAM4		BIT(8)
#define ICE_AQC_PHY_EEE_EN_100GBASE_KR4			BIT(9)
#define ICE_AQC_PHY_EEE_EN_100GBASE_KR2_PAM4		BIT(10)
	uint16_t eeer_value;
	uint8_t phy_id_oui[4]; /* PHY/Module ID connected on the port */
	uint8_t phy_fw_ver[8];
	uint8_t link_fec_options;
#define ICE_AQC_PHY_FEC_10G_KR_40G_KR4_EN		BIT(0)
#define ICE_AQC_PHY_FEC_10G_KR_40G_KR4_REQ		BIT(1)
#define ICE_AQC_PHY_FEC_25G_RS_528_REQ			BIT(2)
#define ICE_AQC_PHY_FEC_25G_KR_REQ			BIT(3)
#define ICE_AQC_PHY_FEC_25G_RS_544_REQ			BIT(4)
#define ICE_AQC_PHY_FEC_DIS				BIT(5)
#define ICE_AQC_PHY_FEC_25G_RS_CLAUSE91_EN		BIT(6)
#define ICE_AQC_PHY_FEC_25G_KR_CLAUSE74_EN		BIT(7)
#define ICE_AQC_PHY_FEC_MASK				MAKEMASK(0xdf, 0)
	uint8_t module_compliance_enforcement;
#define ICE_AQC_MOD_ENFORCE_STRICT_MODE			BIT(0)
	uint8_t extended_compliance_code;
#define ICE_MODULE_TYPE_TOTAL_BYTE			3
	uint8_t module_type[ICE_MODULE_TYPE_TOTAL_BYTE];
#define ICE_AQC_MOD_TYPE_BYTE0_SFP_PLUS			0xA0
#define ICE_AQC_MOD_TYPE_BYTE0_QSFP_PLUS		0x80
#define ICE_AQC_MOD_TYPE_IDENT				1
#define ICE_AQC_MOD_TYPE_BYTE1_SFP_PLUS_CU_PASSIVE	BIT(0)
#define ICE_AQC_MOD_TYPE_BYTE1_SFP_PLUS_CU_ACTIVE	BIT(1)
#define ICE_AQC_MOD_TYPE_BYTE1_10G_BASE_SR		BIT(4)
#define ICE_AQC_MOD_TYPE_BYTE1_10G_BASE_LR		BIT(5)
#define ICE_AQC_MOD_TYPE_BYTE1_10G_BASE_LRM		BIT(6)
#define ICE_AQC_MOD_TYPE_BYTE1_10G_BASE_ER		BIT(7)
#define ICE_AQC_MOD_TYPE_BYTE2_SFP_PLUS			0xA0
#define ICE_AQC_MOD_TYPE_BYTE2_QSFP_PLUS		0x86
	uint8_t qualified_module_count;
	uint8_t rsvd2[7];	/* Bytes 47:41 reserved */
#define ICE_AQC_QUAL_MOD_COUNT_MAX			16
	struct {
		uint8_t v_oui[3];
		uint8_t rsvd3;
		uint8_t v_part[16];
		uint32_t v_rev;
		uint64_t rsvd4;
	} qual_modules[ICE_AQC_QUAL_MOD_COUNT_MAX];
};

/* Set PHY capabilities (direct 0x0601)
 * NOTE: This command must be followed by setup link and restart auto-neg
 */
struct ice_aqc_set_phy_cfg {
	uint8_t lport_num;
	uint8_t reserved[7];
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Set PHY config command data structure */
struct ice_aqc_set_phy_cfg_data {
	uint64_t phy_type_low; /* Use values from ICE_PHY_TYPE_LOW_* */
	uint64_t phy_type_high; /* Use values from ICE_PHY_TYPE_HIGH_* */
	uint8_t caps;
#define ICE_AQ_PHY_ENA_VALID_MASK	MAKEMASK(0xef, 0)
#define ICE_AQ_PHY_ENA_TX_PAUSE_ABILITY	BIT(0)
#define ICE_AQ_PHY_ENA_RX_PAUSE_ABILITY	BIT(1)
#define ICE_AQ_PHY_ENA_LOW_POWER	BIT(2)
#define ICE_AQ_PHY_ENA_LINK		BIT(3)
#define ICE_AQ_PHY_ENA_AUTO_LINK_UPDT	BIT(5)
#define ICE_AQ_PHY_ENA_LESM		BIT(6)
#define ICE_AQ_PHY_ENA_AUTO_FEC		BIT(7)
	uint8_t low_power_ctrl_an;
	uint16_t eee_cap; /* Value from ice_aqc_get_phy_caps */
	uint16_t eeer_value;
	uint8_t link_fec_opt; /* Use defines from ice_aqc_get_phy_caps */
	uint8_t module_compliance_enforcement;
};

/* Set MAC Config command data structure (direct 0x0603) */
struct ice_aqc_set_mac_cfg {
	uint16_t max_frame_size;
	uint8_t params;
#define ICE_AQ_SET_MAC_PACE_S		3
#define ICE_AQ_SET_MAC_PACE_M		(0xF << ICE_AQ_SET_MAC_PACE_S)
#define ICE_AQ_SET_MAC_PACE_TYPE_M	BIT(7)
#define ICE_AQ_SET_MAC_PACE_TYPE_RATE	0
#define ICE_AQ_SET_MAC_PACE_TYPE_FIXED	ICE_AQ_SET_MAC_PACE_TYPE_M
	uint8_t tx_tmr_priority;
	uint16_t tx_tmr_value;
	uint16_t fc_refresh_threshold;
	uint8_t drop_opts;
#define ICE_AQ_SET_MAC_AUTO_DROP_MASK		BIT(0)
#define ICE_AQ_SET_MAC_AUTO_DROP_NONE		0
#define ICE_AQ_SET_MAC_AUTO_DROP_BLOCKING_PKTS	BIT(0)
	uint8_t reserved[7];
};

/* Restart AN command data structure (direct 0x0605)
 * Also used for response, with only the lport_num field present.
 */
struct ice_aqc_restart_an {
	uint8_t lport_num;
	uint8_t reserved;
	uint8_t cmd_flags;
#define ICE_AQC_RESTART_AN_LINK_RESTART	BIT(1)
#define ICE_AQC_RESTART_AN_LINK_ENABLE	BIT(2)
	uint8_t reserved2[13];
};

/* Get link status (indirect 0x0607), also used for Link Status Event */
struct ice_aqc_get_link_status {
	uint8_t lport_num;
	uint8_t reserved;
	uint16_t cmd_flags;
#define ICE_AQ_LSE_M			0x3
#define ICE_AQ_LSE_NOP			0x0
#define ICE_AQ_LSE_DIS			0x2
#define ICE_AQ_LSE_ENA			0x3
	/* only response uses this flag */
#define ICE_AQ_LSE_IS_ENABLED		0x1
	uint32_t reserved2;
	uint32_t addr_high;
	uint32_t addr_low;
};

enum ice_get_link_status_data_version {
	ICE_GET_LINK_STATUS_DATA_V1 = 1,
};

#define ICE_GET_LINK_STATUS_DATALEN_V1		32

/* Get link status response data structure, also used for Link Status Event */
struct ice_aqc_get_link_status_data {
	uint8_t topo_media_conflict;
#define ICE_AQ_LINK_TOPO_CONFLICT	BIT(0)
#define ICE_AQ_LINK_MEDIA_CONFLICT	BIT(1)
#define ICE_AQ_LINK_TOPO_CORRUPT	BIT(2)
#define ICE_AQ_LINK_TOPO_UNREACH_PRT	BIT(4)
#define ICE_AQ_LINK_TOPO_UNDRUTIL_PRT	BIT(5)
#define ICE_AQ_LINK_TOPO_UNDRUTIL_MEDIA	BIT(6)
#define ICE_AQ_LINK_TOPO_UNSUPP_MEDIA	BIT(7)
	uint8_t link_cfg_err;
#define ICE_AQ_LINK_CFG_ERR			BIT(0)
#define ICE_AQ_LINK_ACT_PORT_OPT_INVAL		BIT(2)
#define ICE_AQ_LINK_FEAT_ID_OR_CONFIG_ID_INVAL	BIT(3)
#define ICE_AQ_LINK_TOPO_CRITICAL_SDP_ERR	BIT(4)
#define ICE_AQ_LINK_MODULE_POWER_UNSUPPORTED	BIT(5)
#define ICE_AQ_LINK_EXTERNAL_PHY_LOAD_FAILURE	BIT(6)
#define ICE_AQ_LINK_INVAL_MAX_POWER_LIMIT	BIT(7)
	uint8_t link_info;
#define ICE_AQ_LINK_UP			BIT(0)	/* Link Status */
#define ICE_AQ_LINK_FAULT		BIT(1)
#define ICE_AQ_LINK_FAULT_TX		BIT(2)
#define ICE_AQ_LINK_FAULT_RX		BIT(3)
#define ICE_AQ_LINK_FAULT_REMOTE	BIT(4)
#define ICE_AQ_LINK_UP_PORT		BIT(5)	/* External Port Link Status */
#define ICE_AQ_MEDIA_AVAILABLE		BIT(6)
#define ICE_AQ_SIGNAL_DETECT		BIT(7)
	uint8_t an_info;
#define ICE_AQ_AN_COMPLETED		BIT(0)
#define ICE_AQ_LP_AN_ABILITY		BIT(1)
#define ICE_AQ_PD_FAULT			BIT(2)	/* Parallel Detection Fault */
#define ICE_AQ_FEC_EN			BIT(3)
#define ICE_AQ_PHY_LOW_POWER		BIT(4)	/* Low Power State */
#define ICE_AQ_LINK_PAUSE_TX		BIT(5)
#define ICE_AQ_LINK_PAUSE_RX		BIT(6)
#define ICE_AQ_QUALIFIED_MODULE		BIT(7)
	uint8_t ext_info;
#define ICE_AQ_LINK_PHY_TEMP_ALARM	BIT(0)
#define ICE_AQ_LINK_EXCESSIVE_ERRORS	BIT(1)	/* Excessive Link Errors */
	/* Port Tx Suspended */
#define ICE_AQ_LINK_TX_S		2
#define ICE_AQ_LINK_TX_M		(0x03 << ICE_AQ_LINK_TX_S)
#define ICE_AQ_LINK_TX_ACTIVE		0
#define ICE_AQ_LINK_TX_DRAINED		1
#define ICE_AQ_LINK_TX_FLUSHED		3
	uint8_t lb_status;
#define ICE_AQ_LINK_LB_PHY_LCL		BIT(0)
#define ICE_AQ_LINK_LB_PHY_RMT		BIT(1)
#define ICE_AQ_LINK_LB_MAC_LCL		BIT(2)
#define ICE_AQ_LINK_LB_PHY_IDX_S	3
#define ICE_AQ_LINK_LB_PHY_IDX_M	(0x7 << ICE_AQ_LB_PHY_IDX_S)
	uint16_t max_frame_size;
	uint8_t cfg;
#define ICE_AQ_LINK_25G_KR_FEC_EN	BIT(0)
#define ICE_AQ_LINK_25G_RS_528_FEC_EN	BIT(1)
#define ICE_AQ_LINK_25G_RS_544_FEC_EN	BIT(2)
#define ICE_AQ_FEC_MASK			MAKEMASK(0x7, 0)
	/* Pacing Config */
#define ICE_AQ_CFG_PACING_S		3
#define ICE_AQ_CFG_PACING_M		(0xF << ICE_AQ_CFG_PACING_S)
#define ICE_AQ_CFG_PACING_TYPE_M	BIT(7)
#define ICE_AQ_CFG_PACING_TYPE_AVG	0
#define ICE_AQ_CFG_PACING_TYPE_FIXED	ICE_AQ_CFG_PACING_TYPE_M
	/* External Device Power Ability */
	uint8_t power_desc;
#define ICE_AQ_PWR_CLASS_M		0x3F
#define ICE_AQ_LINK_PWR_BASET_LOW_HIGH	0
#define ICE_AQ_LINK_PWR_BASET_HIGH	1
#define ICE_AQ_LINK_PWR_QSFP_CLASS_1	0
#define ICE_AQ_LINK_PWR_QSFP_CLASS_2	1
#define ICE_AQ_LINK_PWR_QSFP_CLASS_3	2
#define ICE_AQ_LINK_PWR_QSFP_CLASS_4	3
	uint16_t link_speed;
#define ICE_AQ_LINK_SPEED_M		0x7FF
#define ICE_AQ_LINK_SPEED_10MB		BIT(0)
#define ICE_AQ_LINK_SPEED_100MB		BIT(1)
#define ICE_AQ_LINK_SPEED_1000MB	BIT(2)
#define ICE_AQ_LINK_SPEED_2500MB	BIT(3)
#define ICE_AQ_LINK_SPEED_5GB		BIT(4)
#define ICE_AQ_LINK_SPEED_10GB		BIT(5)
#define ICE_AQ_LINK_SPEED_20GB		BIT(6)
#define ICE_AQ_LINK_SPEED_25GB		BIT(7)
#define ICE_AQ_LINK_SPEED_40GB		BIT(8)
#define ICE_AQ_LINK_SPEED_50GB		BIT(9)
#define ICE_AQ_LINK_SPEED_100GB		BIT(10)
#define ICE_AQ_LINK_SPEED_UNKNOWN	BIT(15)
	uint32_t reserved3; /* Aligns next field to 8-byte boundary */
	uint64_t phy_type_low; /* Use values from ICE_PHY_TYPE_LOW_* */
	uint64_t phy_type_high; /* Use values from ICE_PHY_TYPE_HIGH_* */
};

/* Set event mask command (direct 0x0613) */
struct ice_aqc_set_event_mask {
	uint8_t	lport_num;
	uint8_t	reserved[7];
	uint16_t	event_mask;
#define ICE_AQ_LINK_EVENT_UPDOWN		BIT(1)
#define ICE_AQ_LINK_EVENT_MEDIA_NA		BIT(2)
#define ICE_AQ_LINK_EVENT_LINK_FAULT		BIT(3)
#define ICE_AQ_LINK_EVENT_PHY_TEMP_ALARM	BIT(4)
#define ICE_AQ_LINK_EVENT_EXCESSIVE_ERRORS	BIT(5)
#define ICE_AQ_LINK_EVENT_SIGNAL_DETECT		BIT(6)
#define ICE_AQ_LINK_EVENT_AN_COMPLETED		BIT(7)
#define ICE_AQ_LINK_EVENT_MODULE_QUAL_FAIL	BIT(8)
#define ICE_AQ_LINK_EVENT_PORT_TX_SUSPENDED	BIT(9)
#define ICE_AQ_LINK_EVENT_TOPO_CONFLICT		BIT(10)
#define ICE_AQ_LINK_EVENT_MEDIA_CONFLICT	BIT(11)
#define ICE_AQ_LINK_EVENT_PHY_FW_LOAD_FAIL	BIT(12)
	uint8_t	reserved1[6];
};

/* Set PHY Loopback command (direct 0x0619) */
struct ice_aqc_set_phy_lb {
	uint8_t lport_num;
	uint8_t lport_num_valid;
#define ICE_AQ_PHY_LB_PORT_NUM_VALID	BIT(0)
	uint8_t phy_index;
	uint8_t lb_mode;
#define ICE_AQ_PHY_LB_EN		BIT(0)
#define ICE_AQ_PHY_LB_TYPE_M		BIT(1)
#define ICE_AQ_PHY_LB_TYPE_LOCAL	0
#define ICE_AQ_PHY_LB_TYPE_REMOTE	ICE_AQ_PHY_LB_TYPE_M
#define ICE_AQ_PHY_LB_LEVEL_M		BIT(2)
#define ICE_AQ_PHY_LB_LEVEL_PMD		0
#define ICE_AQ_PHY_LB_LEVEL_PCS		ICE_AQ_PHY_LB_LEVEL_M
	uint8_t reserved2[12];
};

/* Set MAC Loopback command (direct 0x0620) */
struct ice_aqc_set_mac_lb {
	uint8_t lb_mode;
#define ICE_AQ_MAC_LB_EN		BIT(0)
#define ICE_AQ_MAC_LB_OSC_CLK		BIT(1)
	uint8_t reserved[15];
};

/* Get sensor reading (direct 0x0632) */
struct ice_aqc_get_sensor_reading {
	uint8_t sensor;
#define ICE_AQC_INT_TEMP_SENSOR		0x0
	uint8_t format;
#define ICE_AQC_INT_TEMP_FORMAT		0x0
	uint8_t reserved[6];
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Get sensor reading response (direct 0x0632) */
struct ice_aqc_get_sensor_reading_resp {
	union {
		uint8_t raw[8];
		/* Output data for sensor 0x00, format 0x00 */
		struct {
			int8_t temp;
			uint8_t temp_warning_threshold;
			uint8_t temp_critical_threshold;
			uint8_t temp_fatal_threshold;
			uint8_t reserved[4];
		} s0f0;
	} data;
};

/* DNL Get Status command (indirect 0x0680)
 * Structure used for the response, the command uses the generic
 * ice_aqc_generic struct to pass a buffer address to the FW.
 */
struct ice_aqc_dnl_get_status {
	uint8_t ctx;
	uint8_t status;
#define ICE_AQ_DNL_STATUS_IDLE		0x0
#define ICE_AQ_DNL_STATUS_RESERVED	0x1
#define ICE_AQ_DNL_STATUS_STOPPED	0x2
#define ICE_AQ_DNL_STATUS_FATAL		0x3 /* Fatal DNL engine error */
#define ICE_AQ_DNL_SRC_S		3
#define ICE_AQ_DNL_SRC_M		(0x3 << ICE_AQ_DNL_SRC_S)
#define ICE_AQ_DNL_SRC_NVM		(0x0 << ICE_AQ_DNL_SRC_S)
#define ICE_AQ_DNL_SRC_NVM_SCRATCH	(0x1 << ICE_AQ_DNL_SRC_S)
	uint8_t stack_ptr;
#define ICE_AQ_DNL_ST_PTR_S		0x0
#define ICE_AQ_DNL_ST_PTR_M		(0x7 << ICE_AQ_DNL_ST_PTR_S)
	uint8_t engine_flags;
#define ICE_AQ_DNL_FLAGS_ERROR		BIT(2)
#define ICE_AQ_DNL_FLAGS_NEGATIVE	BIT(3)
#define ICE_AQ_DNL_FLAGS_OVERFLOW	BIT(4)
#define ICE_AQ_DNL_FLAGS_ZERO		BIT(5)
#define ICE_AQ_DNL_FLAGS_CARRY		BIT(6)
#define ICE_AQ_DNL_FLAGS_JUMP		BIT(7)
	uint16_t pc;
	uint16_t activity_id;
	uint32_t addr_high;
	uint32_t addr_low;
};

struct ice_aqc_dnl_get_status_data {
	uint16_t activity_err_code;
	uint16_t act_err_code;
#define ICE_AQ_DNL_ACT_ERR_SUCCESS	0x0000 /* no error */
#define ICE_AQ_DNL_ACT_ERR_PARSE	0x8001 /* NVM parse error */
#define ICE_AQ_DNL_ACT_ERR_UNSUPPORTED	0x8002 /* unsupported action */
#define ICE_AQ_DNL_ACT_ERR_NOT_FOUND	0x8003 /* activity not found */
#define ICE_AQ_DNL_ACT_ERR_BAD_JUMP	0x8004 /* an illegal jump */
#define ICE_AQ_DNL_ACT_ERR_PSTO_OVER	0x8005 /* persistent store overflow */
#define ICE_AQ_DNL_ACT_ERR_ST_OVERFLOW	0x8006 /* stack overflow */
#define ICE_AQ_DNL_ACT_ERR_TIMEOUT	0x8007 /* activity timeout */
#define ICE_AQ_DNL_ACT_ERR_BREAK	0x0008 /* stopped at breakpoint */
#define ICE_AQ_DNL_ACT_ERR_INVAL_ARG	0x0101 /* invalid action argument */
	uint32_t execution_time; /* in nanoseconds */
	uint16_t lib_ver;
	uint8_t psto_local_sz;
	uint8_t psto_global_sz;
	uint8_t stack_sz;
#define ICE_AQ_DNL_STACK_SZ_S		0
#define ICE_AQ_DNL_STACK_SZ_M		(0xF << ICE_AQ_DNL_STACK_SZ_S)
	uint8_t port_count;
#define ICE_AQ_DNL_PORT_CNT_S		0
#define ICE_AQ_DNL_PORT_CNT_M		(0x1F << ICE_AQ_DNL_PORT_CNT_S)
	uint16_t act_cache_cntr;
	uint32_t i2c_clk_cntr;
	uint32_t mdio_clk_cntr;
	uint32_t sb_iosf_clk_cntr;
};

/* DNL run command (direct 0x0681) */
struct ice_aqc_dnl_run_command {
	uint8_t reserved0;
	uint8_t command;
#define ICE_AQ_DNL_CMD_S		0
#define ICE_AQ_DNL_CMD_M		(0x7 << ICE_AQ_DNL_CMD_S)
#define ICE_AQ_DNL_CMD_RESET		0x0
#define ICE_AQ_DNL_CMD_RUN		0x1
#define ICE_AQ_DNL_CMD_STEP		0x3
#define ICE_AQ_DNL_CMD_ABORT		0x4
#define ICE_AQ_DNL_CMD_SET_PC		0x7
#define ICE_AQ_DNL_CMD_SRC_S		3
#define ICE_AQ_DNL_CMD_SRC_M		(0x3 << ICE_AQ_DNL_CMD_SRC_S)
#define ICE_AQ_DNL_CMD_SRC_DNL		0x0
#define ICE_AQ_DNL_CMD_SRC_SCRATCH	0x1
	uint16_t new_pc;
	uint8_t reserved1[12];
};

/* DNL call command (indirect 0x0682)
 * Struct is used for both command and response
 */
struct ice_aqc_dnl_call_command {
	uint8_t ctx; /* Used in command, reserved in response */
	uint8_t reserved;
	uint16_t activity_id;
	uint32_t reserved1;
	uint32_t addr_high;
	uint32_t addr_low;
};

/* DNL call command/response buffer (indirect 0x0682) */
struct ice_aqc_dnl_call {
	uint32_t stores[4];
};

/* Used for both commands:
 * DNL read sto command (indirect 0x0683)
 * DNL write sto command (indirect 0x0684)
 */
struct ice_aqc_dnl_read_write_command {
	uint8_t ctx;
	uint8_t sto_sel; /* STORE select */
#define ICE_AQC_DNL_STORE_SELECT_STORE	0x0
#define ICE_AQC_DNL_STORE_SELECT_PSTO	0x1
#define ICE_AQC_DNL_STORE_SELECT_STACK	0x2
	uint16_t offset;
	uint32_t data; /* Used for write sto only */
	uint32_t addr_high; /* Used for read sto only */
	uint32_t addr_low; /* Used for read sto only */
};

/* Used for both command responses:
 * DNL read sto response (indirect 0x0683)
 * DNL write sto response (indirect 0x0684)
 */
struct ice_aqc_dnl_read_write_response {
	uint8_t reserved;
	uint8_t status; /* Reserved for read command */
	uint16_t size; /* Reserved for write command */
	uint32_t data; /* Reserved for write command */
	uint32_t addr_high; /* Reserved for write command */
	uint32_t addr_low; /* Reserved for write command */
};

/* DNL set breakpoints command (indirect 0x0686) */
struct ice_aqc_dnl_set_breakpoints_command {
	uint32_t reserved[2];
	uint32_t addr_high;
	uint32_t addr_low;
};

/* DNL set breakpoints data buffer structure (indirect 0x0686) */
struct ice_aqc_dnl_set_breakpoints {
	uint8_t ctx;
	uint8_t ena; /* 0- disabled, 1- enabled */
	uint16_t offset;
	uint16_t activity_id;
};

/* DNL read log data command(indirect 0x0687) */
struct ice_aqc_dnl_read_log_command {
	uint16_t reserved0;
	uint16_t offset;
	uint32_t reserved1;
	uint32_t addr_high;
	uint32_t addr_low;

};

/* DNL read log data response(indirect 0x0687) */
struct ice_aqc_dnl_read_log_response {
	uint16_t reserved;
	uint16_t size;
	uint32_t data;
	uint32_t addr_high;
	uint32_t addr_low;

};

struct ice_aqc_link_topo_params {
	uint8_t lport_num;
	uint8_t lport_num_valid;
#define ICE_AQC_LINK_TOPO_PORT_NUM_VALID	BIT(0)
	uint8_t node_type_ctx;
#define ICE_AQC_LINK_TOPO_NODE_TYPE_S		0
#define ICE_AQC_LINK_TOPO_NODE_TYPE_M	(0xF << ICE_AQC_LINK_TOPO_NODE_TYPE_S)
#define ICE_AQC_LINK_TOPO_NODE_TYPE_PHY		0
#define ICE_AQC_LINK_TOPO_NODE_TYPE_GPIO_CTRL	1
#define ICE_AQC_LINK_TOPO_NODE_TYPE_MUX_CTRL	2
#define ICE_AQC_LINK_TOPO_NODE_TYPE_LED_CTRL	3
#define ICE_AQC_LINK_TOPO_NODE_TYPE_LED		4
#define ICE_AQC_LINK_TOPO_NODE_TYPE_THERMAL	5
#define ICE_AQC_LINK_TOPO_NODE_TYPE_CAGE	6
#define ICE_AQC_LINK_TOPO_NODE_TYPE_MEZZ	7
#define ICE_AQC_LINK_TOPO_NODE_TYPE_ID_EEPROM	8
#define ICE_AQC_LINK_TOPO_NODE_CTX_S		4
#define ICE_AQC_LINK_TOPO_NODE_CTX_M		\
				(0xF << ICE_AQC_LINK_TOPO_NODE_CTX_S)
#define ICE_AQC_LINK_TOPO_NODE_CTX_GLOBAL	0
#define ICE_AQC_LINK_TOPO_NODE_CTX_BOARD	1
#define ICE_AQC_LINK_TOPO_NODE_CTX_PORT		2
#define ICE_AQC_LINK_TOPO_NODE_CTX_NODE		3
#define ICE_AQC_LINK_TOPO_NODE_CTX_PROVIDED	4
#define ICE_AQC_LINK_TOPO_NODE_CTX_OVERRIDE	5
	uint8_t index;
};

struct ice_aqc_link_topo_addr {
	struct ice_aqc_link_topo_params topo_params;
	uint16_t handle;
#define ICE_AQC_LINK_TOPO_HANDLE_S	0
#define ICE_AQC_LINK_TOPO_HANDLE_M	(0x3FF << ICE_AQC_LINK_TOPO_HANDLE_S)
/* Used to decode the handle field */
#define ICE_AQC_LINK_TOPO_HANDLE_BRD_TYPE_M	BIT(9)
#define ICE_AQC_LINK_TOPO_HANDLE_BRD_TYPE_LOM	BIT(9)
#define ICE_AQC_LINK_TOPO_HANDLE_BRD_TYPE_MEZZ	0
#define ICE_AQC_LINK_TOPO_HANDLE_NODE_S		0
/* In case of a Mezzanine type */
#define ICE_AQC_LINK_TOPO_HANDLE_MEZZ_NODE_M	\
				(0x3F << ICE_AQC_LINK_TOPO_HANDLE_NODE_S)
#define ICE_AQC_LINK_TOPO_HANDLE_MEZZ_S	6
#define ICE_AQC_LINK_TOPO_HANDLE_MEZZ_M	(0x7 << ICE_AQC_LINK_TOPO_HANDLE_MEZZ_S)
/* In case of a LOM type */
#define ICE_AQC_LINK_TOPO_HANDLE_LOM_NODE_M	\
				(0x1FF << ICE_AQC_LINK_TOPO_HANDLE_NODE_S)
};

/* Get Link Topology Handle (direct, 0x06E0) */
struct ice_aqc_get_link_topo {
	struct ice_aqc_link_topo_addr addr;
	uint8_t node_part_num;
#define ICE_ACQ_GET_LINK_TOPO_NODE_NR_PCA9575			0x21
	uint8_t rsvd[9];
};

/* Read/Write I2C (direct, 0x06E2/0x06E3) */
struct ice_aqc_i2c {
	struct ice_aqc_link_topo_addr topo_addr;
	uint16_t i2c_addr;
	uint8_t i2c_params;
#define ICE_AQC_I2C_DATA_SIZE_S		0
#define ICE_AQC_I2C_DATA_SIZE_M		(0xF << ICE_AQC_I2C_DATA_SIZE_S)
#define ICE_AQC_I2C_ADDR_TYPE_M		BIT(4)
#define ICE_AQC_I2C_ADDR_TYPE_7BIT	0
#define ICE_AQC_I2C_ADDR_TYPE_10BIT	ICE_AQC_I2C_ADDR_TYPE_M
#define ICE_AQC_I2C_DATA_OFFSET_S	5
#define ICE_AQC_I2C_DATA_OFFSET_M	(0x3 << ICE_AQC_I2C_DATA_OFFSET_S)
#define ICE_AQC_I2C_USE_REPEATED_START	BIT(7)
	uint8_t rsvd;
	uint16_t i2c_bus_addr;
#define ICE_AQC_I2C_ADDR_7BIT_MASK	0x7F
#define ICE_AQC_I2C_ADDR_10BIT_MASK	0x3FF
	uint8_t i2c_data[4]; /* Used only by write command, reserved in read. */
};

/* Read I2C Response (direct, 0x06E2) */
struct ice_aqc_read_i2c_resp {
	uint8_t i2c_data[16];
};

/* Read/Write MDIO (direct, 0x06E4/0x06E5) */
struct ice_aqc_mdio {
	struct ice_aqc_link_topo_addr topo_addr;
	uint8_t mdio_device_addr;
#define ICE_AQC_MDIO_DEV_S	0
#define ICE_AQC_MDIO_DEV_M	(0x1F << ICE_AQC_MDIO_DEV_S)
#define ICE_AQC_MDIO_CLAUSE_22	BIT(5)
#define ICE_AQC_MDIO_CLAUSE_45	BIT(6)
	uint8_t mdio_bus_address;
#define ICE_AQC_MDIO_BUS_ADDR_S 0
#define ICE_AQC_MDIO_BUS_ADDR_M (0x1F << ICE_AQC_MDIO_BUS_ADDR_S)
	uint16_t offset;
	uint16_t data; /* Input in write cmd, output in read cmd. */
	uint8_t rsvd1[4];
};

/* Set/Get GPIO By Function (direct, 0x06E6/0x06E7) */
struct ice_aqc_gpio_by_func {
	struct ice_aqc_link_topo_addr topo_addr;
	uint8_t io_func_num;
#define ICE_AQC_GPIO_FUNC_S	0
#define ICE_AQC_GPIO_FUNC_M	(0x1F << ICE_AQC_GPIO_IO_FUNC_NUM_S)
	uint8_t io_value; /* Input in write cmd, output in read cmd. */
#define ICE_AQC_GPIO_ON		BIT(0)
#define ICE_AQC_GPIO_OFF	0
	uint8_t rsvd[8];
};

/* Set LED (direct, 0x06E8) */
struct ice_aqc_set_led {
	struct ice_aqc_link_topo_addr topo_addr;
	uint8_t color_and_blink;
#define ICE_AQC_LED_COLOR_S		0
#define ICE_AQC_LED_COLOR_M		(0x7 << ICE_AQC_LED_COLOR_S)
#define ICE_AQC_LED_COLOR_SKIP		0
#define ICE_AQC_LED_COLOR_RED		1
#define ICE_AQC_LED_COLOR_ORANGE	2
#define ICE_AQC_LED_COLOR_YELLOW	3
#define ICE_AQC_LED_COLOR_GREEN		4
#define ICE_AQC_LED_COLOR_BLUE		5
#define ICE_AQC_LED_COLOR_PURPLE	6
#define ICE_AQC_LED_BLINK_S		3
#define ICE_AQC_LED_BLINK_M		(0x7 << ICE_AQC_LED_BLINK_S)
#define ICE_AQC_LED_BLINK_NONE		0
#define ICE_AQC_LED_BLINK_SLOW		1
#define ICE_AQC_LED_BLINK_SLOW_MAC	2
#define ICE_AQC_LED_BLINK_SLOW_FLTR	3
#define ICE_AQC_LED_BLINK_FAST		5
#define ICE_AQC_LED_BLINK_FAST_MAC	6
#define ICE_AQC_LED_BLINK_FAST_FLTR	7
	uint8_t rsvd[9];
};

/* Set Port Identification LED (direct, 0x06E9) */
struct ice_aqc_set_port_id_led {
	uint8_t lport_num;
	uint8_t lport_num_valid;
#define ICE_AQC_PORT_ID_PORT_NUM_VALID	BIT(0)
	uint8_t ident_mode;
#define ICE_AQC_PORT_IDENT_LED_BLINK	BIT(0)
#define ICE_AQC_PORT_IDENT_LED_ORIG	0
	uint8_t rsvd[13];
};

/* Get Port Options (indirect, 0x06EA) */
struct ice_aqc_get_port_options {
	uint8_t lport_num;
	uint8_t lport_num_valid;
#define ICE_AQC_PORT_OPT_PORT_NUM_VALID	BIT(0)
	uint8_t port_options_count;
#define ICE_AQC_PORT_OPT_COUNT_S	0
#define ICE_AQC_PORT_OPT_COUNT_M	(0xF << ICE_AQC_PORT_OPT_COUNT_S)
#define ICE_AQC_PORT_OPT_MAX		16
	uint8_t innermost_phy_index;
	uint8_t port_options;
#define ICE_AQC_PORT_OPT_ACTIVE_S	0
#define ICE_AQC_PORT_OPT_ACTIVE_M	(0xF << ICE_AQC_PORT_OPT_ACTIVE_S)
#define ICE_AQC_PORT_OPT_FORCED		BIT(6)
#define ICE_AQC_PORT_OPT_VALID		BIT(7)
	uint8_t pending_port_option_status;
#define ICE_AQC_PENDING_PORT_OPT_IDX_S	0
#define ICE_AQC_PENDING_PORT_OPT_IDX_M	(0xF << ICE_AQC_PENDING_PORT_OPT_IDX_S)
#define ICE_AQC_PENDING_PORT_OPT_VALID	BIT(7)
	uint8_t rsvd[2];
	uint32_t addr_high;
	uint32_t addr_low;
};

struct ice_aqc_get_port_options_elem {
	uint8_t pmd;
#define ICE_AQC_PORT_INV_PORT_OPT	4
#define ICE_AQC_PORT_OPT_PMD_COUNT_S	0
#define ICE_AQC_PORT_OPT_PMD_COUNT_M	(0xF << ICE_AQC_PORT_OPT_PMD_COUNT_S)
#define ICE_AQC_PORT_OPT_PMD_WIDTH_S	4
#define ICE_AQC_PORT_OPT_PMD_WIDTH_M	(0xF << ICE_AQC_PORT_OPT_PMD_WIDTH_S)
	uint8_t max_lane_speed;
#define ICE_AQC_PORT_OPT_MAX_LANE_S	0
#define ICE_AQC_PORT_OPT_MAX_LANE_M	(0xF << ICE_AQC_PORT_OPT_MAX_LANE_S)
#define ICE_AQC_PORT_OPT_MAX_LANE_100M	0
#define ICE_AQC_PORT_OPT_MAX_LANE_1G	1
#define ICE_AQC_PORT_OPT_MAX_LANE_2500M	2
#define ICE_AQC_PORT_OPT_MAX_LANE_5G	3
#define ICE_AQC_PORT_OPT_MAX_LANE_10G	4
#define ICE_AQC_PORT_OPT_MAX_LANE_25G	5
#define ICE_AQC_PORT_OPT_MAX_LANE_50G	6
#define ICE_AQC_PORT_OPT_MAX_LANE_100G	7
	uint8_t global_scid[2];
	uint8_t phy_scid[2];
	uint8_t pf2port_cid[2];
};

/* Set Port Option (direct, 0x06EB) */
struct ice_aqc_set_port_option {
	uint8_t lport_num;
	uint8_t lport_num_valid;
#define ICE_AQC_SET_PORT_OPT_PORT_NUM_VALID	BIT(0)
	uint8_t selected_port_option;
	uint8_t rsvd[13];
};

/* Set/Get GPIO (direct, 0x06EC/0x06ED) */
struct ice_aqc_gpio {
	uint16_t gpio_ctrl_handle;
#define ICE_AQC_GPIO_HANDLE_S	0
#define ICE_AQC_GPIO_HANDLE_M	(0x3FF << ICE_AQC_GPIO_HANDLE_S)
	uint8_t gpio_num;
	uint8_t gpio_val;
	uint8_t rsvd[12];
};

/* Read/Write SFF EEPROM command (indirect 0x06EE) */
struct ice_aqc_sff_eeprom {
	uint8_t lport_num;
	uint8_t lport_num_valid;
#define ICE_AQC_SFF_PORT_NUM_VALID	BIT(0)
	uint16_t i2c_bus_addr;
#define ICE_AQC_SFF_I2CBUS_7BIT_M	0x7F
#define ICE_AQC_SFF_I2CBUS_10BIT_M	0x3FF
#define ICE_AQC_SFF_I2CBUS_TYPE_M	BIT(10)
#define ICE_AQC_SFF_I2CBUS_TYPE_7BIT	0
#define ICE_AQC_SFF_I2CBUS_TYPE_10BIT	ICE_AQC_SFF_I2CBUS_TYPE_M
#define ICE_AQC_SFF_SET_EEPROM_PAGE_S	11
#define ICE_AQC_SFF_SET_EEPROM_PAGE_M	(0x3 << ICE_AQC_SFF_SET_EEPROM_PAGE_S)
#define ICE_AQC_SFF_NO_PAGE_CHANGE	0
#define ICE_AQC_SFF_SET_23_ON_MISMATCH	1
#define ICE_AQC_SFF_SET_22_ON_MISMATCH	2
#define ICE_AQC_SFF_IS_WRITE		BIT(15)
	uint16_t i2c_mem_addr;
	uint16_t eeprom_page;
#define  ICE_AQC_SFF_EEPROM_BANK_S 0
#define  ICE_AQC_SFF_EEPROM_BANK_M (0xFF << ICE_AQC_SFF_EEPROM_BANK_S)
#define  ICE_AQC_SFF_EEPROM_PAGE_S 8
#define  ICE_AQC_SFF_EEPROM_PAGE_M (0xFF << ICE_AQC_SFF_EEPROM_PAGE_S)
	uint32_t addr_high;
	uint32_t addr_low;
};

/* SW Set GPIO command (indirect 0x6EF)
 * SW Get GPIO command (indirect 0x6F0)
 */
struct ice_aqc_sw_gpio {
	uint16_t gpio_ctrl_handle;
#define ICE_AQC_SW_GPIO_CONTROLLER_HANDLE_S	0
#define ICE_AQC_SW_GPIO_CONTROLLER_HANDLE_M	(0x3FF << ICE_AQC_SW_GPIO_CONTROLLER_HANDLE_S)
	uint8_t gpio_num;
#define ICE_AQC_SW_GPIO_NUMBER_S	0
#define ICE_AQC_SW_GPIO_NUMBER_M	(0x1F << ICE_AQC_SW_GPIO_NUMBER_S)
	uint8_t gpio_params;
#define ICE_AQC_SW_GPIO_PARAMS_DIRECTION    BIT(1)
#define ICE_AQC_SW_GPIO_PARAMS_VALUE        BIT(0)
	uint8_t rsvd[12];
};

/* Program Topology Device NVM (direct, 0x06F2) */
struct ice_aqc_prog_topo_dev_nvm {
	struct ice_aqc_link_topo_params topo_params;
	uint8_t rsvd[12];
};

/* Read Topology Device NVM (direct, 0x06F3) */
struct ice_aqc_read_topo_dev_nvm {
	struct ice_aqc_link_topo_params topo_params;
	uint32_t start_address;
#define ICE_AQC_READ_TOPO_DEV_NVM_DATA_READ_SIZE 8
	uint8_t data_read[ICE_AQC_READ_TOPO_DEV_NVM_DATA_READ_SIZE];
};

/* NVM Read command (indirect 0x0701)
 * NVM Erase commands (direct 0x0702)
 * NVM Write commands (indirect 0x0703)
 * NVM Write Activate commands (direct 0x0707)
 * NVM Shadow RAM Dump commands (direct 0x0707)
 */
struct ice_aqc_nvm {
#define ICE_AQC_NVM_MAX_OFFSET		0xFFFFFF
	uint16_t offset_low;
	uint8_t offset_high; /* For Write Activate offset_high is used as flags2 */
	uint8_t cmd_flags;
#define ICE_AQC_NVM_LAST_CMD		BIT(0)
#define ICE_AQC_NVM_PCIR_REQ		BIT(0)	/* Used by NVM Write reply */
#define ICE_AQC_NVM_PRESERVATION_S	1 /* Used by NVM Write Activate only */
#define ICE_AQC_NVM_PRESERVATION_M	(3 << ICE_AQC_NVM_PRESERVATION_S)
#define ICE_AQC_NVM_NO_PRESERVATION	(0 << ICE_AQC_NVM_PRESERVATION_S)
#define ICE_AQC_NVM_PRESERVE_ALL	BIT(1)
#define ICE_AQC_NVM_FACTORY_DEFAULT	(2 << ICE_AQC_NVM_PRESERVATION_S)
#define ICE_AQC_NVM_PRESERVE_SELECTED	(3 << ICE_AQC_NVM_PRESERVATION_S)
#define ICE_AQC_NVM_ACTIV_SEL_NVM	BIT(3) /* Write Activate/SR Dump only */
#define ICE_AQC_NVM_ACTIV_SEL_OROM	BIT(4)
#define ICE_AQC_NVM_ACTIV_SEL_NETLIST	BIT(5)
#define ICE_AQC_NVM_SPECIAL_UPDATE	BIT(6)
#define ICE_AQC_NVM_REVERT_LAST_ACTIV	BIT(6) /* Write Activate only */
#define ICE_AQC_NVM_ACTIV_SEL_MASK	MAKEMASK(0x7, 3)
#define ICE_AQC_NVM_FLASH_ONLY		BIT(7)
#define ICE_AQC_NVM_RESET_LVL_M		MAKEMASK(0x3, 0) /* Write reply only */
#define ICE_AQC_NVM_POR_FLAG		0
#define ICE_AQC_NVM_PERST_FLAG		1
#define ICE_AQC_NVM_EMPR_FLAG		2
#define ICE_AQC_NVM_EMPR_ENA		BIT(0) /* Write Activate reply only */
	/* For Write Activate, several flags are sent as part of a separate
	 * flags2 field using a separate byte. For simplicity of the software
	 * interface, we pass the flags as a 16 bit value so these flags are
	 * all offset by 8 bits
	 */
#define ICE_AQC_NVM_ACTIV_REQ_EMPR	BIT(8) /* NVM Write Activate only */
	uint16_t module_typeid;
	uint16_t length;
#define ICE_AQC_NVM_ERASE_LEN	0xFFFF
	uint32_t addr_high;
	uint32_t addr_low;
};

/* NVM Module_Type ID, needed offset and read_len for struct ice_aqc_nvm. */
#define ICE_AQC_NVM_SECTOR_UNIT			4096 /* In Bytes */
#define ICE_AQC_NVM_WORD_UNIT			2 /* In Bytes */

#define ICE_AQC_NVM_START_POINT			0
#define ICE_AQC_NVM_EMP_SR_PTR_OFFSET		0x90
#define ICE_AQC_NVM_EMP_SR_PTR_RD_LEN		2 /* In Bytes */
#define ICE_AQC_NVM_EMP_SR_PTR_M		MAKEMASK(0x7FFF, 0)
#define ICE_AQC_NVM_EMP_SR_PTR_TYPE_S		15
#define ICE_AQC_NVM_EMP_SR_PTR_TYPE_M		BIT(15)
#define ICE_AQC_NVM_EMP_SR_PTR_TYPE_SECTOR	1

#define ICE_AQC_NVM_LLDP_CFG_PTR_OFFSET		0x46
#define ICE_AQC_NVM_LLDP_CFG_HEADER_LEN		2 /* In Bytes */
#define ICE_AQC_NVM_LLDP_CFG_PTR_RD_LEN		2 /* In Bytes */

#define ICE_AQC_NVM_LLDP_PRESERVED_MOD_ID	0x129
#define ICE_AQC_NVM_CUR_LLDP_PERSIST_RD_OFFSET	2 /* In Bytes */
#define ICE_AQC_NVM_LLDP_STATUS_M		MAKEMASK(0xF, 0)
#define ICE_AQC_NVM_LLDP_STATUS_M_LEN		4 /* In Bits */
#define ICE_AQC_NVM_LLDP_STATUS_RD_LEN		4 /* In Bytes */

#define ICE_AQC_NVM_MINSREV_MOD_ID		0x130
#define ICE_AQC_NVM_TX_TOPO_MOD_ID		0x14B
#define ICE_AQC_NVM_CMPO_MOD_ID			0x153

/* Cage Max Power override NVM module */
struct ice_aqc_nvm_cmpo {
	uint16_t length;
#define ICE_AQC_NVM_CMPO_ENABLE	BIT(8)
	uint16_t cages_cfg[8];
};

/* Used for reading and writing MinSRev using 0x0701 and 0x0703. Note that the
 * type field is excluded from the section when reading and writing from
 * a module using the module_typeid field with these AQ commands.
 */
struct ice_aqc_nvm_minsrev {
	uint16_t length;
	uint16_t validity;
#define ICE_AQC_NVM_MINSREV_NVM_VALID		BIT(0)
#define ICE_AQC_NVM_MINSREV_OROM_VALID		BIT(1)
	uint16_t nvm_minsrev_l;
	uint16_t nvm_minsrev_h;
	uint16_t orom_minsrev_l;
	uint16_t orom_minsrev_h;
};

struct ice_aqc_nvm_tx_topo_user_sel {
	uint16_t length;
	uint8_t data;
#define ICE_AQC_NVM_TX_TOPO_USER_SEL		BIT(4)
	uint8_t reserved;
};

/* Used for 0x0704 as well as for 0x0705 commands */
struct ice_aqc_nvm_cfg {
	uint8_t	cmd_flags;
#define ICE_AQC_ANVM_MULTIPLE_ELEMS	BIT(0)
#define ICE_AQC_ANVM_IMMEDIATE_FIELD	BIT(1)
#define ICE_AQC_ANVM_NEW_CFG		BIT(2)
	uint8_t	reserved;
	uint16_t count;
	uint16_t id;
	uint8_t reserved1[2];
	uint32_t addr_high;
	uint32_t addr_low;
};

struct ice_aqc_nvm_cfg_data {
	uint16_t field_id;
	uint16_t field_options;
	uint16_t field_value;
};

/* NVM Checksum Command (direct, 0x0706) */
struct ice_aqc_nvm_checksum {
	uint8_t flags;
#define ICE_AQC_NVM_CHECKSUM_VERIFY	BIT(0)
#define ICE_AQC_NVM_CHECKSUM_RECALC	BIT(1)
	uint8_t rsvd;
	uint16_t checksum; /* Used only by response */
#define ICE_AQC_NVM_CHECKSUM_CORRECT	0xBABA
	uint8_t rsvd2[12];
};

/*
 * Send to PF command (indirect 0x0801) ID is only used by PF
 *
 * Send to VF command (indirect 0x0802) ID is only used by PF
 *
 */
struct ice_aqc_pf_vf_msg {
	uint32_t id;
	uint32_t reserved;
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Write/Read Alternate - Direct (direct 0x0900/0x0902) */
struct ice_aqc_read_write_alt_direct {
	uint32_t dword0_addr;
	uint32_t dword0_value;
	uint32_t dword1_addr;
	uint32_t dword1_value;
};

/* Write/Read Alternate - Indirect (indirect 0x0901/0x0903) */
struct ice_aqc_read_write_alt_indirect {
	uint32_t base_dword_addr;
	uint32_t num_dwords;
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Done Alternate Write (direct 0x0904) */
struct ice_aqc_done_alt_write {
	uint8_t flags;
#define ICE_AQC_CMD_UEFI_BIOS_MODE	BIT(0)
#define ICE_AQC_RESP_RESET_NEEDED	BIT(1)
	uint8_t reserved[15];
};

/* Clear Port Alternate Write (direct 0x0906) */
struct ice_aqc_clear_port_alt_write {
	uint8_t reserved[16];
};

/* Get LLDP MIB (indirect 0x0A00)
 * Note: This is also used by the LLDP MIB Change Event (0x0A01)
 * as the format is the same.
 */
struct ice_aqc_lldp_get_mib {
	uint8_t type;
#define ICE_AQ_LLDP_MIB_TYPE_S			0
#define ICE_AQ_LLDP_MIB_TYPE_M			(0x3 << ICE_AQ_LLDP_MIB_TYPE_S)
#define ICE_AQ_LLDP_MIB_LOCAL			0
#define ICE_AQ_LLDP_MIB_REMOTE			1
#define ICE_AQ_LLDP_MIB_LOCAL_AND_REMOTE	2
#define ICE_AQ_LLDP_BRID_TYPE_S			2
#define ICE_AQ_LLDP_BRID_TYPE_M			(0x3 << ICE_AQ_LLDP_BRID_TYPE_S)
#define ICE_AQ_LLDP_BRID_TYPE_NEAREST_BRID	0
#define ICE_AQ_LLDP_BRID_TYPE_NON_TPMR		1
/* Tx pause flags in the 0xA01 event use ICE_AQ_LLDP_TX_* */
#define ICE_AQ_LLDP_TX_S			0x4
#define ICE_AQ_LLDP_TX_M			(0x03 << ICE_AQ_LLDP_TX_S)
#define ICE_AQ_LLDP_TX_ACTIVE			0
#define ICE_AQ_LLDP_TX_SUSPENDED		1
#define ICE_AQ_LLDP_TX_FLUSHED			3
/* DCBX mode */
#define ICE_AQ_LLDP_DCBX_S			6
#define ICE_AQ_LLDP_DCBX_M			(0x3 << ICE_AQ_LLDP_DCBX_S)
#define ICE_AQ_LLDP_DCBX_NA			0
#define ICE_AQ_LLDP_DCBX_CEE			1
#define ICE_AQ_LLDP_DCBX_IEEE			2
/* The following bytes are reserved for the Get LLDP MIB command (0x0A00)
 * and in the LLDP MIB Change Event (0x0A01). They are valid for the
 * Get LLDP MIB (0x0A00) response only.
 */
	uint8_t state;
#define ICE_AQ_LLDP_MIB_CHANGE_STATE_S		0
#define ICE_AQ_LLDP_MIB_CHANGE_STATE_M		\
				(0x1 << ICE_AQ_LLDP_MIB_CHANGE_STATE_S)
#define ICE_AQ_LLDP_MIB_CHANGE_EXECUTED		0
#define ICE_AQ_LLDP_MIB_CHANGE_PENDING		1
	uint16_t local_len;
	uint16_t remote_len;
	uint8_t reserved[2];
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Configure LLDP MIB Change Event (direct 0x0A01) */
/* For MIB Change Event use ice_aqc_lldp_get_mib structure above */
struct ice_aqc_lldp_set_mib_change {
	uint8_t command;
#define ICE_AQ_LLDP_MIB_UPDATE_ENABLE		0x0
#define ICE_AQ_LLDP_MIB_UPDATE_DIS		0x1
#define ICE_AQ_LLDP_MIB_PENDING_S		1
#define ICE_AQ_LLDP_MIB_PENDING_M		\
				(0x1 << ICE_AQ_LLDP_MIB_PENDING_S)
#define ICE_AQ_LLDP_MIB_PENDING_DISABLE		0
#define ICE_AQ_LLDP_MIB_PENDING_ENABLE		1
	uint8_t reserved[15];
};

/* Add LLDP TLV (indirect 0x0A02)
 * Delete LLDP TLV (indirect 0x0A04)
 */
struct ice_aqc_lldp_add_delete_tlv {
	uint8_t type; /* only nearest bridge and non-TPMR from 0x0A00 */
	uint8_t reserved1[1];
	uint16_t len;
	uint8_t reserved2[4];
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Update LLDP TLV (indirect 0x0A03) */
struct ice_aqc_lldp_update_tlv {
	uint8_t type; /* only nearest bridge and non-TPMR from 0x0A00 */
	uint8_t reserved;
	uint16_t old_len;
	uint16_t new_offset;
	uint16_t new_len;
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Stop LLDP (direct 0x0A05) */
struct ice_aqc_lldp_stop {
	uint8_t command;
#define ICE_AQ_LLDP_AGENT_STATE_MASK	BIT(0)
#define ICE_AQ_LLDP_AGENT_STOP		0x0
#define ICE_AQ_LLDP_AGENT_SHUTDOWN	ICE_AQ_LLDP_AGENT_STATE_MASK
#define ICE_AQ_LLDP_AGENT_PERSIST_DIS	BIT(1)
	uint8_t reserved[15];
};

/* Start LLDP (direct 0x0A06) */
struct ice_aqc_lldp_start {
	uint8_t command;
#define ICE_AQ_LLDP_AGENT_START		BIT(0)
#define ICE_AQ_LLDP_AGENT_PERSIST_ENA	BIT(1)
	uint8_t reserved[15];
};

/* Get CEE DCBX Oper Config (0x0A07)
 * The command uses the generic descriptor struct and
 * returns the struct below as an indirect response.
 */
struct ice_aqc_get_cee_dcb_cfg_resp {
	uint8_t oper_num_tc;
	uint8_t oper_prio_tc[4];
	uint8_t oper_tc_bw[8];
	uint8_t oper_pfc_en;
	uint16_t oper_app_prio;
#define ICE_AQC_CEE_APP_FCOE_S		0
#define ICE_AQC_CEE_APP_FCOE_M		(0x7 << ICE_AQC_CEE_APP_FCOE_S)
#define ICE_AQC_CEE_APP_ISCSI_S		3
#define ICE_AQC_CEE_APP_ISCSI_M		(0x7 << ICE_AQC_CEE_APP_ISCSI_S)
#define ICE_AQC_CEE_APP_FIP_S		8
#define ICE_AQC_CEE_APP_FIP_M		(0x7 << ICE_AQC_CEE_APP_FIP_S)
	uint32_t tlv_status;
#define ICE_AQC_CEE_PG_STATUS_S		0
#define ICE_AQC_CEE_PG_STATUS_M		(0x7 << ICE_AQC_CEE_PG_STATUS_S)
#define ICE_AQC_CEE_PFC_STATUS_S	3
#define ICE_AQC_CEE_PFC_STATUS_M	(0x7 << ICE_AQC_CEE_PFC_STATUS_S)
#define ICE_AQC_CEE_FCOE_STATUS_S	8
#define ICE_AQC_CEE_FCOE_STATUS_M	(0x7 << ICE_AQC_CEE_FCOE_STATUS_S)
#define ICE_AQC_CEE_ISCSI_STATUS_S	11
#define ICE_AQC_CEE_ISCSI_STATUS_M	(0x7 << ICE_AQC_CEE_ISCSI_STATUS_S)
#define ICE_AQC_CEE_FIP_STATUS_S	16
#define ICE_AQC_CEE_FIP_STATUS_M	(0x7 << ICE_AQC_CEE_FIP_STATUS_S)
	uint8_t reserved[12];
};

/* Set Local LLDP MIB (indirect 0x0A08)
 * Used to replace the local MIB of a given LLDP agent. e.g. DCBX
 */
struct ice_aqc_lldp_set_local_mib {
	uint8_t type;
#define SET_LOCAL_MIB_TYPE_DCBX_M		BIT(0)
#define SET_LOCAL_MIB_TYPE_LOCAL_MIB		0
#define SET_LOCAL_MIB_TYPE_CEE_M		BIT(1)
#define SET_LOCAL_MIB_TYPE_CEE_WILLING		0
#define SET_LOCAL_MIB_TYPE_CEE_NON_WILLING	SET_LOCAL_MIB_TYPE_CEE_M
	uint8_t reserved0;
	uint16_t length;
	uint8_t reserved1[4];
	uint32_t addr_high;
	uint32_t addr_low;
};

struct ice_aqc_lldp_set_local_mib_resp {
	uint8_t status;
#define SET_LOCAL_MIB_RESP_EVENT_M		BIT(0)
#define SET_LOCAL_MIB_RESP_MIB_CHANGE_SILENT	0
#define SET_LOCAL_MIB_RESP_MIB_CHANGE_EVENT	SET_LOCAL_MIB_RESP_EVENT_M
	uint8_t reserved[15];
};

/* Stop/Start LLDP Agent (direct 0x0A09)
 * Used for stopping/starting specific LLDP agent. e.g. DCBX.
 * The same structure is used for the response, with the command field
 * being used as the status field.
 */
struct ice_aqc_lldp_stop_start_specific_agent {
	uint8_t command;
#define ICE_AQC_START_STOP_AGENT_M		BIT(0)
#define ICE_AQC_START_STOP_AGENT_STOP_DCBX	0
#define ICE_AQC_START_STOP_AGENT_START_DCBX	ICE_AQC_START_STOP_AGENT_M
	uint8_t reserved[15];
};

/* LLDP Filter Control (direct 0x0A0A) */
struct ice_aqc_lldp_filter_ctrl {
	uint8_t cmd_flags;
#define ICE_AQC_LLDP_FILTER_ACTION_M		MAKEMASK(3, 0)
#define ICE_AQC_LLDP_FILTER_ACTION_ADD		0x0
#define ICE_AQC_LLDP_FILTER_ACTION_DELETE	0x1
#define ICE_AQC_LLDP_FILTER_ACTION_UPDATE	0x2
	uint8_t reserved1;
	uint16_t vsi_num;
	uint8_t reserved2[12];
};

/* Get/Set RSS key (indirect 0x0B04/0x0B02) */
struct ice_aqc_get_set_rss_key {
#define ICE_AQC_GSET_RSS_KEY_VSI_VALID	BIT(15)
#define ICE_AQC_GSET_RSS_KEY_VSI_ID_S	0
#define ICE_AQC_GSET_RSS_KEY_VSI_ID_M	(0x3FF << ICE_AQC_GSET_RSS_KEY_VSI_ID_S)
	uint16_t vsi_id;
	uint8_t reserved[6];
	uint32_t addr_high;
	uint32_t addr_low;
};

#define ICE_AQC_GET_SET_RSS_KEY_DATA_RSS_KEY_SIZE	0x28
#define ICE_AQC_GET_SET_RSS_KEY_DATA_HASH_KEY_SIZE	0xC
#define ICE_GET_SET_RSS_KEY_EXTEND_KEY_SIZE \
				(ICE_AQC_GET_SET_RSS_KEY_DATA_RSS_KEY_SIZE + \
				 ICE_AQC_GET_SET_RSS_KEY_DATA_HASH_KEY_SIZE)

/**
 * struct ice_aqc_get_set_rss_keys - Get/Set RSS hash key command buffer
 * @standard_rss_key: 40 most significant bytes of hash key
 * @extended_hash_key: 12 least significant bytes of hash key
 *
 * Set/Get 40 byte hash key using standard_rss_key field, and set
 * extended_hash_key field to zero. Set/Get 52 byte hash key using
 * standard_rss_key field for 40 most significant bytes and the
 * extended_hash_key field for the 12 least significant bytes of hash key.
 */
struct ice_aqc_get_set_rss_keys {
	uint8_t standard_rss_key[ICE_AQC_GET_SET_RSS_KEY_DATA_RSS_KEY_SIZE];
	uint8_t extended_hash_key[ICE_AQC_GET_SET_RSS_KEY_DATA_HASH_KEY_SIZE];
};

enum ice_lut_type {
	ICE_LUT_VSI = 0,
	ICE_LUT_PF = 1,
	ICE_LUT_GLOBAL = 2,
	ICE_LUT_TYPE_MASK = 3,
	ICE_LUT_PF_SMALL = 5, /* yields ICE_LUT_PF when &= ICE_LUT_TYPE_MASK */
};

enum ice_lut_size {
	ICE_LUT_VSI_SIZE = 64,
	ICE_LUT_PF_SMALL_SIZE = 128,
	ICE_LUT_GLOBAL_SIZE = 512,
	ICE_LUT_PF_SIZE = 2048,
};

/* Get/Set RSS LUT (indirect 0x0B05/0x0B03) */
struct ice_aqc_get_set_rss_lut {
#define ICE_AQC_GSET_RSS_LUT_VSI_VALID	BIT(15)
#define ICE_AQC_GSET_RSS_LUT_VSI_ID_S	0
#define ICE_AQC_GSET_RSS_LUT_VSI_ID_M	(0x3FF << ICE_AQC_GSET_RSS_LUT_VSI_ID_S)
	uint16_t vsi_id;
#define ICE_AQC_GSET_RSS_LUT_TABLE_TYPE_S	0
#define ICE_AQC_GSET_RSS_LUT_TABLE_TYPE_M	\
	(ICE_LUT_TYPE_MASK << ICE_AQC_GSET_RSS_LUT_TABLE_TYPE_S)

#define ICE_AQC_GSET_RSS_LUT_TABLE_SIZE_S	 2
#define ICE_AQC_GSET_RSS_LUT_TABLE_SIZE_M	 \
	(ICE_LUT_TYPE_MASK << ICE_AQC_GSET_RSS_LUT_TABLE_SIZE_S)

#define ICE_AQC_GSET_RSS_LUT_TABLE_SIZE_512_FLAG 1
#define ICE_AQC_GSET_RSS_LUT_TABLE_SIZE_2K_FLAG	 2

#define ICE_AQC_GSET_RSS_LUT_GLOBAL_IDX_S	 4
#define ICE_AQC_GSET_RSS_LUT_GLOBAL_IDX_M	 \
				(0xF << ICE_AQC_GSET_RSS_LUT_GLOBAL_IDX_S)

	uint16_t flags;
	uint32_t reserved;
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Add Tx LAN Queues (indirect 0x0C30) */
struct ice_aqc_add_txqs {
	uint8_t num_qgrps;
	uint8_t reserved[3];
	uint32_t reserved1;
	uint32_t addr_high;
	uint32_t addr_low;
};

/* This is the descriptor of each queue entry for the Add Tx LAN Queues
 * command (0x0C30). Only used within struct ice_aqc_add_tx_qgrp.
 */
struct ice_aqc_add_txqs_perq {
	uint16_t txq_id;
	uint8_t rsvd[2];
	uint32_t q_teid;
	uint8_t txq_ctx[22];
	uint8_t rsvd2[2];
	struct ice_aqc_txsched_elem info;
};

/* The format of the command buffer for Add Tx LAN Queues (0x0C30)
 * is an array of the following structs. Please note that the length of
 * each struct ice_aqc_add_tx_qgrp is variable due
 * to the variable number of queues in each group!
 */
struct ice_aqc_add_tx_qgrp {
	uint32_t parent_teid;
	uint8_t num_txqs;
	uint8_t rsvd[3];
	struct ice_aqc_add_txqs_perq txqs[STRUCT_HACK_VAR_LEN];
};

/* Disable Tx LAN Queues (indirect 0x0C31) */
struct ice_aqc_dis_txqs {
	uint8_t cmd_type;
#define ICE_AQC_Q_DIS_CMD_S		0
#define ICE_AQC_Q_DIS_CMD_M		(0x3 << ICE_AQC_Q_DIS_CMD_S)
#define ICE_AQC_Q_DIS_CMD_NO_FUNC_RESET	(0 << ICE_AQC_Q_DIS_CMD_S)
#define ICE_AQC_Q_DIS_CMD_VM_RESET	BIT(ICE_AQC_Q_DIS_CMD_S)
#define ICE_AQC_Q_DIS_CMD_VF_RESET	(2 << ICE_AQC_Q_DIS_CMD_S)
#define ICE_AQC_Q_DIS_CMD_PF_RESET	(3 << ICE_AQC_Q_DIS_CMD_S)
#define ICE_AQC_Q_DIS_CMD_SUBSEQ_CALL	BIT(2)
#define ICE_AQC_Q_DIS_CMD_FLUSH_PIPE	BIT(3)
	uint8_t num_entries;
	uint16_t vmvf_and_timeout;
#define ICE_AQC_Q_DIS_VMVF_NUM_S	0
#define ICE_AQC_Q_DIS_VMVF_NUM_M	(0x3FF << ICE_AQC_Q_DIS_VMVF_NUM_S)
#define ICE_AQC_Q_DIS_TIMEOUT_S		10
#define ICE_AQC_Q_DIS_TIMEOUT_M		(0x3F << ICE_AQC_Q_DIS_TIMEOUT_S)
	uint32_t blocked_cgds;
	uint32_t addr_high;
	uint32_t addr_low;
};

/* The buffer for Disable Tx LAN Queues (indirect 0x0C31)
 * contains the following structures, arrayed one after the
 * other.
 * Note: Since the q_id is 16 bits wide, if the
 * number of queues is even, then 2 bytes of alignment MUST be
 * added before the start of the next group, to allow correct
 * alignment of the parent_teid field.
 */
struct ice_aqc_dis_txq_item {
	uint32_t parent_teid;
	uint8_t num_qs;
	uint8_t rsvd;
	/* The length of the q_id array varies according to num_qs */
#define ICE_AQC_Q_DIS_BUF_ELEM_TYPE_S		15
#define ICE_AQC_Q_DIS_BUF_ELEM_TYPE_LAN_Q	\
			(0 << ICE_AQC_Q_DIS_BUF_ELEM_TYPE_S)
#define ICE_AQC_Q_DIS_BUF_ELEM_TYPE_RDMA_QSET	\
			(1 << ICE_AQC_Q_DIS_BUF_ELEM_TYPE_S)
	uint16_t q_id[STRUCT_HACK_VAR_LEN];
} __packed;

/* Tx LAN Queues Cleanup Event (0x0C31) */
struct ice_aqc_txqs_cleanup {
	uint16_t caller_opc;
	uint16_t cmd_tag;
	uint8_t reserved[12];
};

/* Move / Reconfigure Tx Queues (indirect 0x0C32) */
struct ice_aqc_move_txqs {
	uint8_t cmd_type;
#define ICE_AQC_Q_CMD_TYPE_S		0
#define ICE_AQC_Q_CMD_TYPE_M		(0x3 << ICE_AQC_Q_CMD_TYPE_S)
#define ICE_AQC_Q_CMD_TYPE_MOVE		1
#define ICE_AQC_Q_CMD_TYPE_TC_CHANGE	2
#define ICE_AQC_Q_CMD_TYPE_MOVE_AND_TC	3
#define ICE_AQC_Q_CMD_SUBSEQ_CALL	BIT(2)
#define ICE_AQC_Q_CMD_FLUSH_PIPE	BIT(3)
	uint8_t num_qs;
	uint8_t rsvd;
	uint8_t timeout;
#define ICE_AQC_Q_CMD_TIMEOUT_S		2
#define ICE_AQC_Q_CMD_TIMEOUT_M		(0x3F << ICE_AQC_Q_CMD_TIMEOUT_S)
	uint32_t blocked_cgds;
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Per-queue data buffer for the Move Tx LAN Queues command/response */
struct ice_aqc_move_txqs_elem {
	uint16_t txq_id;
	uint8_t q_cgd;
	uint8_t rsvd;
	uint32_t q_teid;
};

/* Indirect data buffer for the Move Tx LAN Queues command/response */
struct ice_aqc_move_txqs_data {
	uint32_t src_teid;
	uint32_t dest_teid;
	struct ice_aqc_move_txqs_elem txqs[STRUCT_HACK_VAR_LEN];
};

/* Add Tx RDMA Queue Set (indirect 0x0C33) */
struct ice_aqc_add_rdma_qset {
	uint8_t num_qset_grps;
	uint8_t reserved[7];
	uint32_t addr_high;
	uint32_t addr_low;
};

/* This is the descriptor of each qset entry for the Add Tx RDMA Queue Set
 * command (0x0C33). Only used within struct ice_aqc_add_rdma_qset.
 */
struct ice_aqc_add_tx_rdma_qset_entry {
	uint16_t tx_qset_id;
	uint8_t rsvd[2];
	uint32_t qset_teid;
	struct ice_aqc_txsched_elem info;
};

/* The format of the command buffer for Add Tx RDMA Queue Set(0x0C33)
 * is an array of the following structs. Please note that the length of
 * each struct ice_aqc_add_rdma_qset is variable due to the variable
 * number of queues in each group!
 */
struct ice_aqc_add_rdma_qset_data {
	uint32_t parent_teid;
	uint16_t num_qsets;
	uint8_t rsvd[2];
	struct ice_aqc_add_tx_rdma_qset_entry rdma_qsets[STRUCT_HACK_VAR_LEN];
};

/* Move RDMA Queue Set (indirect 0x0C34) */
struct ice_aqc_move_rdma_qset_cmd {
	uint8_t num_rdma_qset;	/* Used by commands and response */
#define ICE_AQC_PF_MODE_SAME_PF		0x0
#define ICE_AQC_PF_MODE_GIVE_OWNERSHIP	0x1
#define ICE_AQC_PF_MODE_KEEP_OWNERSHIP	0x2
	uint8_t flags;
	uint8_t reserved[6];
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Buffer */
struct ice_aqc_move_rdma_qset_buffer_desc {
	uint16_t tx_qset_id;
	uint16_t qset_teid;
};

struct ice_aqc_move_rdma_qset_buffer {
	uint32_t src_parent_teid;
	uint32_t dest_parent_teid;
	struct ice_aqc_move_rdma_qset_buffer_desc descs[STRUCT_HACK_VAR_LEN];
};

/* Download Package (indirect 0x0C40) */
/* Also used for Update Package (indirect 0x0C41 and 0x0C42) */
struct ice_aqc_download_pkg {
	uint8_t flags;
#define ICE_AQC_DOWNLOAD_PKG_LAST_BUF	0x01
	uint8_t reserved[3];
	uint32_t reserved1;
	uint32_t addr_high;
	uint32_t addr_low;
};

struct ice_aqc_download_pkg_resp {
	uint32_t error_offset;
	uint32_t error_info;
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Get Package Info List (indirect 0x0C43) */
struct ice_aqc_get_pkg_info_list {
	uint32_t reserved1;
	uint32_t reserved2;
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Version format for packages */
struct ice_pkg_ver {
	uint8_t major;
	uint8_t minor;
	uint8_t update;
	uint8_t draft;
};

#define ICE_PKG_NAME_SIZE	32
#define ICE_SEG_ID_SIZE		28
#define ICE_SEG_NAME_SIZE	28

struct ice_aqc_get_pkg_info {
	struct ice_pkg_ver ver;
	char name[ICE_SEG_NAME_SIZE];
	uint32_t track_id;
	uint8_t is_in_nvm;
	uint8_t is_active;
	uint8_t is_active_at_boot;
	uint8_t is_modified;
};

/* Get Package Info List response buffer format (0x0C43) */
struct ice_aqc_get_pkg_info_resp {
	uint32_t count;
	struct ice_aqc_get_pkg_info pkg_info[STRUCT_HACK_VAR_LEN];
};

/* Driver Shared Parameters (direct, 0x0C90) */
struct ice_aqc_driver_shared_params {
	uint8_t set_or_get_op;
#define ICE_AQC_DRIVER_PARAM_OP_MASK		BIT(0)
#define ICE_AQC_DRIVER_PARAM_SET		((uint8_t)0)
#define ICE_AQC_DRIVER_PARAM_GET		((uint8_t)1)
	uint8_t param_indx;
#define ICE_AQC_DRIVER_PARAM_MAX_IDX		15
	uint8_t rsvd[2];
	uint32_t param_val;
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Lan Queue Overflow Event (direct, 0x1001) */
struct ice_aqc_event_lan_overflow {
	uint32_t prtdcb_ruptq;
	uint32_t qtx_ctl;
	uint8_t reserved[8];
};

/* Debug Dump Internal Data (indirect 0xFF08) */
struct ice_aqc_debug_dump_internals {
	uint16_t cluster_id; /* Expresses next cluster ID in response */
#define ICE_AQC_DBG_DUMP_CLUSTER_ID_SW			0
#define ICE_AQC_DBG_DUMP_CLUSTER_ID_TXSCHED		2
#define ICE_AQC_DBG_DUMP_CLUSTER_ID_PROFILES		3
/* EMP_DRAM only dumpable in device debug mode */
#define ICE_AQC_DBG_DUMP_CLUSTER_ID_EMP_DRAM		4
#define ICE_AQC_DBG_DUMP_CLUSTER_ID_LINK		5
/* AUX_REGS only dumpable in device debug mode */
#define ICE_AQC_DBG_DUMP_CLUSTER_ID_AUX_REGS		6
#define ICE_AQC_DBG_DUMP_CLUSTER_ID_DCB			7
#define ICE_AQC_DBG_DUMP_CLUSTER_ID_L2P			8
#define ICE_AQC_DBG_DUMP_CLUSTER_ID_QUEUE_MNG		9
#define ICE_AQC_DBG_DUMP_CLUSTER_ID_FULL_CSR_SPACE	21
#define ICE_AQC_DBG_DUMP_CLUSTER_ID_MNG_TRANSACTIONS	22
	uint16_t table_id; /* Used only for non-memory clusters */
	uint32_t idx; /* In table entries for tables, in bytes for memory */
	uint32_t addr_high;
	uint32_t addr_low;
};

enum ice_aqc_fw_logging_mod {
	ICE_AQC_FW_LOG_ID_GENERAL = 0,
	ICE_AQC_FW_LOG_ID_CTRL,
	ICE_AQC_FW_LOG_ID_LINK,
	ICE_AQC_FW_LOG_ID_LINK_TOPO,
	ICE_AQC_FW_LOG_ID_DNL,
	ICE_AQC_FW_LOG_ID_I2C,
	ICE_AQC_FW_LOG_ID_SDP,
	ICE_AQC_FW_LOG_ID_MDIO,
	ICE_AQC_FW_LOG_ID_ADMINQ,
	ICE_AQC_FW_LOG_ID_HDMA,
	ICE_AQC_FW_LOG_ID_LLDP,
	ICE_AQC_FW_LOG_ID_DCBX,
	ICE_AQC_FW_LOG_ID_DCB,
	ICE_AQC_FW_LOG_ID_XLR,
	ICE_AQC_FW_LOG_ID_NVM,
	ICE_AQC_FW_LOG_ID_AUTH,
	ICE_AQC_FW_LOG_ID_VPD,
	ICE_AQC_FW_LOG_ID_IOSF,
	ICE_AQC_FW_LOG_ID_PARSER,
	ICE_AQC_FW_LOG_ID_SW,
	ICE_AQC_FW_LOG_ID_SCHEDULER,
	ICE_AQC_FW_LOG_ID_TXQ,
	ICE_AQC_FW_LOG_ID_RSVD,
	ICE_AQC_FW_LOG_ID_POST,
	ICE_AQC_FW_LOG_ID_WATCHDOG,
	ICE_AQC_FW_LOG_ID_TASK_DISPATCH,
	ICE_AQC_FW_LOG_ID_MNG,
	ICE_AQC_FW_LOG_ID_SYNCE,
	ICE_AQC_FW_LOG_ID_HEALTH,
	ICE_AQC_FW_LOG_ID_TSDRV,
	ICE_AQC_FW_LOG_ID_PFREG,
	ICE_AQC_FW_LOG_ID_MDLVER,
	ICE_AQC_FW_LOG_ID_MAX,
};

/* Set Health Status (direct 0xFF20) */
struct ice_aqc_set_health_status_config {
	uint8_t event_source;
#define ICE_AQC_HEALTH_STATUS_SET_PF_SPECIFIC_MASK	BIT(0)
#define ICE_AQC_HEALTH_STATUS_SET_ALL_PF_MASK		BIT(1)
#define ICE_AQC_HEALTH_STATUS_SET_GLOBAL_MASK		BIT(2)
	uint8_t reserved[15];
};

#define ICE_AQC_HEALTH_STATUS_ERR_UNKNOWN_MOD_STRICT		0x101
#define ICE_AQC_HEALTH_STATUS_ERR_MOD_TYPE			0x102
#define ICE_AQC_HEALTH_STATUS_ERR_MOD_QUAL			0x103
#define ICE_AQC_HEALTH_STATUS_ERR_MOD_COMM			0x104
#define ICE_AQC_HEALTH_STATUS_ERR_MOD_CONFLICT			0x105
#define ICE_AQC_HEALTH_STATUS_ERR_MOD_NOT_PRESENT		0x106
#define ICE_AQC_HEALTH_STATUS_INFO_MOD_UNDERUTILIZED		0x107
#define ICE_AQC_HEALTH_STATUS_ERR_UNKNOWN_MOD_LENIENT		0x108
#define ICE_AQC_HEALTH_STATUS_ERR_MOD_DIAGNOSTIC_FEATURE	0x109
#define ICE_AQC_HEALTH_STATUS_ERR_INVALID_LINK_CFG		0x10B
#define ICE_AQC_HEALTH_STATUS_ERR_PORT_ACCESS			0x10C
#define ICE_AQC_HEALTH_STATUS_ERR_PORT_UNREACHABLE		0x10D
#define ICE_AQC_HEALTH_STATUS_INFO_PORT_SPEED_MOD_LIMITED	0x10F
#define ICE_AQC_HEALTH_STATUS_ERR_PARALLEL_FAULT		0x110
#define ICE_AQC_HEALTH_STATUS_INFO_PORT_SPEED_PHY_LIMITED	0x111
#define ICE_AQC_HEALTH_STATUS_ERR_NETLIST_TOPO			0x112
#define ICE_AQC_HEALTH_STATUS_ERR_NETLIST			0x113
#define ICE_AQC_HEALTH_STATUS_ERR_TOPO_CONFLICT			0x114
#define ICE_AQC_HEALTH_STATUS_ERR_LINK_HW_ACCESS		0x115
#define ICE_AQC_HEALTH_STATUS_ERR_LINK_RUNTIME			0x116
#define ICE_AQC_HEALTH_STATUS_ERR_DNL_INIT			0x117
#define ICE_AQC_HEALTH_STATUS_ERR_PHY_NVM_PROG			0x120
#define ICE_AQC_HEALTH_STATUS_ERR_PHY_FW_LOAD			0x121
#define ICE_AQC_HEALTH_STATUS_INFO_RECOVERY			0x500
#define ICE_AQC_HEALTH_STATUS_ERR_FLASH_ACCESS			0x501
#define ICE_AQC_HEALTH_STATUS_ERR_NVM_AUTH			0x502
#define ICE_AQC_HEALTH_STATUS_ERR_OROM_AUTH			0x503
#define ICE_AQC_HEALTH_STATUS_ERR_DDP_AUTH			0x504
#define ICE_AQC_HEALTH_STATUS_ERR_NVM_COMPAT			0x505
#define ICE_AQC_HEALTH_STATUS_ERR_OROM_COMPAT			0x506
#define ICE_AQC_HEALTH_STATUS_ERR_NVM_SEC_VIOLATION		0x507
#define ICE_AQC_HEALTH_STATUS_ERR_OROM_SEC_VIOLATION		0x508
#define ICE_AQC_HEALTH_STATUS_ERR_DCB_MIB			0x509
#define ICE_AQC_HEALTH_STATUS_ERR_MNG_TIMEOUT			0x50A
#define ICE_AQC_HEALTH_STATUS_ERR_BMC_RESET			0x50B
#define ICE_AQC_HEALTH_STATUS_ERR_LAST_MNG_FAIL			0x50C
#define ICE_AQC_HEALTH_STATUS_ERR_RESOURCE_ALLOC_FAIL		0x50D
#define ICE_AQC_HEALTH_STATUS_ERR_FW_LOOP			0x1000
#define ICE_AQC_HEALTH_STATUS_ERR_FW_PFR_FAIL			0x1001
#define ICE_AQC_HEALTH_STATUS_ERR_LAST_FAIL_AQ			0x1002

/* Get Health Status codes (indirect 0xFF21) */
struct ice_aqc_get_supported_health_status_codes {
	uint16_t health_code_count;
	uint8_t reserved[6];
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Get Health Status (indirect 0xFF22) */
struct ice_aqc_get_health_status {
	uint16_t health_status_count;
	uint8_t reserved[6];
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Get Health Status event buffer entry, (0xFF22)
 * repeated per reported health status
 */
struct ice_aqc_health_status_elem {
	uint16_t health_status_code;
	uint16_t event_source;
#define ICE_AQC_HEALTH_STATUS_PF			(0x1)
#define ICE_AQC_HEALTH_STATUS_PORT			(0x2)
#define ICE_AQC_HEALTH_STATUS_GLOBAL			(0x3)
	uint32_t internal_data1;
#define ICE_AQC_HEALTH_STATUS_UNDEFINED_DATA	(0xDEADBEEF)
	uint32_t internal_data2;
};

/* Clear Health Status (direct 0xFF23) */
struct ice_aqc_clear_health_status {
	uint32_t reserved[4];
};

/* Set FW Logging configuration (indirect 0xFF30)
 * Register for FW Logging (indirect 0xFF31)
 * Query FW Logging (indirect 0xFF32)
 * FW Log Event (indirect 0xFF33)
 * Get FW Log (indirect 0xFF34)
 * Clear FW Log (indirect 0xFF35)
 */
struct ice_aqc_fw_log {
	uint8_t cmd_flags;
#define ICE_AQC_FW_LOG_CONF_UART_EN	BIT(0)
#define ICE_AQC_FW_LOG_CONF_AQ_EN	BIT(1)
#define ICE_AQC_FW_LOG_QUERY_REGISTERED	BIT(2)
#define ICE_AQC_FW_LOG_CONF_SET_VALID	BIT(3)
#define ICE_AQC_FW_LOG_AQ_REGISTER	BIT(0)
#define ICE_AQC_FW_LOG_AQ_QUERY		BIT(2)
#define ICE_AQC_FW_LOG_PERSISTENT	BIT(0)
	uint8_t rsp_flag;
#define ICE_AQC_FW_LOG_MORE_DATA	BIT(1)
	uint16_t fw_rt_msb;
	union {
		struct {
			uint32_t fw_rt_lsb;
		} sync;
		struct {
			uint16_t log_resolution;
#define ICE_AQC_FW_LOG_MIN_RESOLUTION		(1)
#define ICE_AQC_FW_LOG_MAX_RESOLUTION		(128)
			uint16_t mdl_cnt;
		} cfg;
	} ops;
	uint32_t addr_high;
	uint32_t addr_low;
};

/* Response Buffer for:
 *    Set Firmware Logging Configuration (0xFF30)
 *    Query FW Logging (0xFF32)
 */
struct ice_aqc_fw_log_cfg_resp {
	uint16_t module_identifier;
	uint8_t log_level;
	uint8_t rsvd0;
};

/**
 * struct ice_aq_desc - Admin Queue (AQ) descriptor
 * @flags: ICE_AQ_FLAG_* flags
 * @opcode: AQ command opcode
 * @datalen: length in bytes of indirect/external data buffer
 * @retval: return value from firmware
 * @cookie_high: opaque data high-half
 * @cookie_low: opaque data low-half
 * @params: command-specific parameters
 *
 * Descriptor format for commands the driver posts on the Admin Transmit Queue
 * (ATQ). The firmware writes back onto the command descriptor and returns
 * the result of the command. Asynchronous events that are not an immediate
 * result of the command are written to the Admin Receive Queue (ARQ) using
 * the same descriptor format. Descriptors are in little-endian notation with
 * 32-bit words.
 */
struct ice_aq_desc {
	uint16_t flags;
	uint16_t opcode;
	uint16_t datalen;
	uint16_t retval;
	uint32_t cookie_high;
	uint32_t cookie_low;
	union {
		uint8_t raw[16];
		struct ice_aqc_generic generic;
		struct ice_aqc_get_ver get_ver;
		struct ice_aqc_driver_ver driver_ver;
		struct ice_aqc_q_shutdown q_shutdown;
		struct ice_aqc_get_exp_err exp_err;
		struct ice_aqc_req_res res_owner;
		struct ice_aqc_manage_mac_read mac_read;
		struct ice_aqc_manage_mac_write mac_write;
		struct ice_aqc_clear_pxe clear_pxe;
		struct ice_aqc_config_no_drop_policy no_drop;
		struct ice_aqc_add_update_mir_rule add_update_rule;
		struct ice_aqc_delete_mir_rule del_rule;
		struct ice_aqc_list_caps get_cap;
		struct ice_aqc_get_phy_caps get_phy;
		struct ice_aqc_set_phy_cfg set_phy;
		struct ice_aqc_restart_an restart_an;
		struct ice_aqc_get_sensor_reading get_sensor_reading;
		struct ice_aqc_get_sensor_reading_resp get_sensor_reading_resp;
		struct ice_aqc_dnl_get_status get_status;
		struct ice_aqc_dnl_run_command dnl_run;
		struct ice_aqc_dnl_call_command dnl_call;
		struct ice_aqc_dnl_read_write_command dnl_read_write;
		struct ice_aqc_dnl_read_write_response dnl_read_write_resp;
		struct ice_aqc_dnl_set_breakpoints_command dnl_set_brk;
		struct ice_aqc_dnl_read_log_command dnl_read_log;
		struct ice_aqc_dnl_read_log_response dnl_read_log_resp;
		struct ice_aqc_i2c read_write_i2c;
		struct ice_aqc_read_i2c_resp read_i2c_resp;
		struct ice_aqc_mdio read_write_mdio;
		struct ice_aqc_gpio_by_func read_write_gpio_by_func;
		struct ice_aqc_gpio read_write_gpio;
		struct ice_aqc_sw_gpio sw_read_write_gpio;
		struct ice_aqc_set_led set_led;
		struct ice_aqc_mdio read_mdio;
		struct ice_aqc_mdio write_mdio;
		struct ice_aqc_sff_eeprom read_write_sff_param;
		struct ice_aqc_set_port_id_led set_port_id_led;
		struct ice_aqc_get_port_options get_port_options;
		struct ice_aqc_set_port_option set_port_option;
		struct ice_aqc_get_sw_cfg get_sw_conf;
		struct ice_aqc_set_port_params set_port_params;
		struct ice_aqc_sw_rules sw_rules;
		struct ice_aqc_storm_cfg storm_conf;
		struct ice_aqc_get_topo get_topo;
		struct ice_aqc_sched_elem_cmd sched_elem_cmd;
		struct ice_aqc_query_txsched_res query_sched_res;
		struct ice_aqc_query_node_to_root query_node_to_root;
		struct ice_aqc_cfg_l2_node_cgd cfg_l2_node_cgd;
		struct ice_aqc_query_port_ets port_ets;
		struct ice_aqc_rl_profile rl_profile;
		struct ice_aqc_node_attr node_attr;
		struct ice_aqc_nvm nvm;
		struct ice_aqc_nvm_cfg nvm_cfg;
		struct ice_aqc_nvm_checksum nvm_checksum;
		struct ice_aqc_pf_vf_msg virt;
		struct ice_aqc_read_write_alt_direct read_write_alt_direct;
		struct ice_aqc_read_write_alt_indirect read_write_alt_indirect;
		struct ice_aqc_done_alt_write done_alt_write;
		struct ice_aqc_clear_port_alt_write clear_port_alt_write;
		struct ice_aqc_pfc_ignore pfc_ignore;
		struct ice_aqc_set_query_pfc_mode set_query_pfc_mode;
		struct ice_aqc_set_dcb_params set_dcb_params;
		struct ice_aqc_lldp_get_mib lldp_get_mib;
		struct ice_aqc_lldp_set_mib_change lldp_set_event;
		struct ice_aqc_lldp_add_delete_tlv lldp_add_delete_tlv;
		struct ice_aqc_lldp_update_tlv lldp_update_tlv;
		struct ice_aqc_lldp_stop lldp_stop;
		struct ice_aqc_lldp_start lldp_start;
		struct ice_aqc_lldp_set_local_mib lldp_set_mib;
		struct ice_aqc_lldp_stop_start_specific_agent lldp_agent_ctrl;
		struct ice_aqc_lldp_filter_ctrl lldp_filter_ctrl;
		struct ice_aqc_get_set_rss_lut get_set_rss_lut;
		struct ice_aqc_get_set_rss_key get_set_rss_key;
		struct ice_aqc_add_txqs add_txqs;
		struct ice_aqc_dis_txqs dis_txqs;
		struct ice_aqc_move_txqs move_txqs;
		struct ice_aqc_add_rdma_qset add_rdma_qset;
		struct ice_aqc_move_rdma_qset_cmd move_rdma_qset;
		struct ice_aqc_txqs_cleanup txqs_cleanup;
		struct ice_aqc_add_get_update_free_vsi vsi_cmd;
		struct ice_aqc_add_update_free_vsi_resp add_update_free_vsi_res;
		struct ice_aqc_get_vsi_resp get_vsi_resp;
		struct ice_aqc_download_pkg download_pkg;
		struct ice_aqc_get_pkg_info_list get_pkg_info_list;
		struct ice_aqc_driver_shared_params drv_shared_params;
		struct ice_aqc_fw_log fw_log;
		struct ice_aqc_debug_dump_internals debug_dump;
		struct ice_aqc_set_mac_lb set_mac_lb;
		struct ice_aqc_alloc_free_res_cmd sw_res_ctrl;
		struct ice_aqc_get_res_alloc get_res;
		struct ice_aqc_get_allocd_res_desc get_res_desc;
		struct ice_aqc_set_mac_cfg set_mac_cfg;
		struct ice_aqc_set_event_mask set_event_mask;
		struct ice_aqc_get_link_status get_link_status;
		struct ice_aqc_event_lan_overflow lan_overflow;
		struct ice_aqc_get_link_topo get_link_topo;
		struct ice_aqc_set_health_status_config
			set_health_status_config;
		struct ice_aqc_get_supported_health_status_codes
			get_supported_health_status_codes;
		struct ice_aqc_get_health_status get_health_status;
		struct ice_aqc_clear_health_status clear_health_status;
		struct ice_aqc_prog_topo_dev_nvm prog_topo_dev_nvm;
		struct ice_aqc_read_topo_dev_nvm read_topo_dev_nvm;
		struct ice_aqc_get_set_tx_topo get_set_tx_topo;
	} params;
};

/* FW defined boundary for a large buffer, 4k >= Large buffer > 512 bytes */
#define ICE_AQ_LG_BUF	512

/* Flags sub-structure
 * |0  |1  |2  |3  |4  |5  |6  |7  |8  |9  |10 |11 |12 |13 |14 |15 |
 * |DD |CMP|ERR|VFE| * *  RESERVED * * |LB |RD |VFC|BUF|SI |EI |FE |
 */

/* command flags and offsets */
#define ICE_AQ_FLAG_DD_S	0
#define ICE_AQ_FLAG_CMP_S	1
#define ICE_AQ_FLAG_ERR_S	2
#define ICE_AQ_FLAG_VFE_S	3
#define ICE_AQ_FLAG_LB_S	9
#define ICE_AQ_FLAG_RD_S	10
#define ICE_AQ_FLAG_VFC_S	11
#define ICE_AQ_FLAG_BUF_S	12
#define ICE_AQ_FLAG_SI_S	13
#define ICE_AQ_FLAG_EI_S	14
#define ICE_AQ_FLAG_FE_S	15

#define ICE_AQ_FLAG_DD		BIT(ICE_AQ_FLAG_DD_S)  /* 0x1    */
#define ICE_AQ_FLAG_CMP		BIT(ICE_AQ_FLAG_CMP_S) /* 0x2    */
#define ICE_AQ_FLAG_ERR		BIT(ICE_AQ_FLAG_ERR_S) /* 0x4    */
#define ICE_AQ_FLAG_VFE		BIT(ICE_AQ_FLAG_VFE_S) /* 0x8    */
#define ICE_AQ_FLAG_LB		BIT(ICE_AQ_FLAG_LB_S)  /* 0x200  */
#define ICE_AQ_FLAG_RD		BIT(ICE_AQ_FLAG_RD_S)  /* 0x400  */
#define ICE_AQ_FLAG_VFC		BIT(ICE_AQ_FLAG_VFC_S) /* 0x800  */
#define ICE_AQ_FLAG_BUF		BIT(ICE_AQ_FLAG_BUF_S) /* 0x1000 */
#define ICE_AQ_FLAG_SI		BIT(ICE_AQ_FLAG_SI_S)  /* 0x2000 */
#define ICE_AQ_FLAG_EI		BIT(ICE_AQ_FLAG_EI_S)  /* 0x4000 */
#define ICE_AQ_FLAG_FE		BIT(ICE_AQ_FLAG_FE_S)  /* 0x8000 */

/* error codes */
enum ice_aq_err {
	ICE_AQ_RC_OK		= 0,  /* Success */
	ICE_AQ_RC_EPERM		= 1,  /* Operation not permitted */
	ICE_AQ_RC_ENOENT	= 2,  /* No such element */
	ICE_AQ_RC_ESRCH		= 3,  /* Bad opcode */
	ICE_AQ_RC_EINTR		= 4,  /* Operation interrupted */
	ICE_AQ_RC_EIO		= 5,  /* I/O error */
	ICE_AQ_RC_ENXIO		= 6,  /* No such resource */
	ICE_AQ_RC_E2BIG		= 7,  /* Arg too long */
	ICE_AQ_RC_EAGAIN	= 8,  /* Try again */
	ICE_AQ_RC_ENOMEM	= 9,  /* Out of memory */
	ICE_AQ_RC_EACCES	= 10, /* Permission denied */
	ICE_AQ_RC_EFAULT	= 11, /* Bad address */
	ICE_AQ_RC_EBUSY		= 12, /* Device or resource busy */
	ICE_AQ_RC_EEXIST	= 13, /* Object already exists */
	ICE_AQ_RC_EINVAL	= 14, /* Invalid argument */
	ICE_AQ_RC_ENOTTY	= 15, /* Not a typewriter */
	ICE_AQ_RC_ENOSPC	= 16, /* No space left or allocation failure */
	ICE_AQ_RC_ENOSYS	= 17, /* Function not implemented */
	ICE_AQ_RC_ERANGE	= 18, /* Parameter out of range */
	ICE_AQ_RC_EFLUSHED	= 19, /* Cmd flushed due to prev cmd error */
	ICE_AQ_RC_BAD_ADDR	= 20, /* Descriptor contains a bad pointer */
	ICE_AQ_RC_EMODE		= 21, /* Op not allowed in current dev mode */
	ICE_AQ_RC_EFBIG		= 22, /* File too big */
	ICE_AQ_RC_ESBCOMP	= 23, /* SB-IOSF completion unsuccessful */
	ICE_AQ_RC_ENOSEC	= 24, /* Missing security manifest */
	ICE_AQ_RC_EBADSIG	= 25, /* Bad RSA signature */
	ICE_AQ_RC_ESVN		= 26, /* SVN number prohibits this package */
	ICE_AQ_RC_EBADMAN	= 27, /* Manifest hash mismatch */
	ICE_AQ_RC_EBADBUF	= 28, /* Buffer hash mismatches manifest */
	ICE_AQ_RC_EACCES_BMCU	= 29, /* BMC Update in progress */
};

/* Admin Queue command opcodes */
enum ice_adminq_opc {
	/* AQ commands */
	ice_aqc_opc_get_ver				= 0x0001,
	ice_aqc_opc_driver_ver				= 0x0002,
	ice_aqc_opc_q_shutdown				= 0x0003,
	ice_aqc_opc_get_exp_err				= 0x0005,

	/* resource ownership */
	ice_aqc_opc_req_res				= 0x0008,
	ice_aqc_opc_release_res				= 0x0009,

	/* device/function capabilities */
	ice_aqc_opc_list_func_caps			= 0x000A,
	ice_aqc_opc_list_dev_caps			= 0x000B,

	/* manage MAC address */
	ice_aqc_opc_manage_mac_read			= 0x0107,
	ice_aqc_opc_manage_mac_write			= 0x0108,

	/* PXE */
	ice_aqc_opc_clear_pxe_mode			= 0x0110,

	ice_aqc_opc_config_no_drop_policy		= 0x0112,

	/* internal switch commands */
	ice_aqc_opc_get_sw_cfg				= 0x0200,
	ice_aqc_opc_set_port_params			= 0x0203,

	/* Alloc/Free/Get Resources */
	ice_aqc_opc_get_res_alloc			= 0x0204,
	ice_aqc_opc_alloc_res				= 0x0208,
	ice_aqc_opc_free_res				= 0x0209,
	ice_aqc_opc_get_allocd_res_desc			= 0x020A,
	ice_aqc_opc_set_vlan_mode_parameters		= 0x020C,
	ice_aqc_opc_get_vlan_mode_parameters		= 0x020D,

	/* VSI commands */
	ice_aqc_opc_add_vsi				= 0x0210,
	ice_aqc_opc_update_vsi				= 0x0211,
	ice_aqc_opc_get_vsi_params			= 0x0212,
	ice_aqc_opc_free_vsi				= 0x0213,

	/* Mirroring rules - add/update, delete */
	ice_aqc_opc_add_update_mir_rule			= 0x0260,
	ice_aqc_opc_del_mir_rule			= 0x0261,

	/* storm configuration */
	ice_aqc_opc_set_storm_cfg			= 0x0280,
	ice_aqc_opc_get_storm_cfg			= 0x0281,

	/* switch rules population commands */
	ice_aqc_opc_add_sw_rules			= 0x02A0,
	ice_aqc_opc_update_sw_rules			= 0x02A1,
	ice_aqc_opc_remove_sw_rules			= 0x02A2,
	ice_aqc_opc_get_sw_rules			= 0x02A3,
	ice_aqc_opc_clear_pf_cfg			= 0x02A4,

	/* DCB commands */
	ice_aqc_opc_pfc_ignore				= 0x0301,
	ice_aqc_opc_query_pfc_mode			= 0x0302,
	ice_aqc_opc_set_pfc_mode			= 0x0303,
	ice_aqc_opc_set_dcb_params			= 0x0306,

	/* transmit scheduler commands */
	ice_aqc_opc_get_dflt_topo			= 0x0400,
	ice_aqc_opc_add_sched_elems			= 0x0401,
	ice_aqc_opc_cfg_sched_elems			= 0x0403,
	ice_aqc_opc_get_sched_elems			= 0x0404,
	ice_aqc_opc_move_sched_elems			= 0x0408,
	ice_aqc_opc_suspend_sched_elems			= 0x0409,
	ice_aqc_opc_resume_sched_elems			= 0x040A,
	ice_aqc_opc_query_port_ets			= 0x040E,
	ice_aqc_opc_delete_sched_elems			= 0x040F,
	ice_aqc_opc_add_rl_profiles			= 0x0410,
	ice_aqc_opc_query_rl_profiles			= 0x0411,
	ice_aqc_opc_query_sched_res			= 0x0412,
	ice_aqc_opc_query_node_to_root			= 0x0413,
	ice_aqc_opc_cfg_l2_node_cgd			= 0x0414,
	ice_aqc_opc_remove_rl_profiles			= 0x0415,
	ice_aqc_opc_set_tx_topo				= 0x0417,
	ice_aqc_opc_get_tx_topo				= 0x0418,
	ice_aqc_opc_cfg_node_attr			= 0x0419,
	ice_aqc_opc_query_node_attr			= 0x041A,

	/* PHY commands */
	ice_aqc_opc_get_phy_caps			= 0x0600,
	ice_aqc_opc_set_phy_cfg				= 0x0601,
	ice_aqc_opc_set_mac_cfg				= 0x0603,
	ice_aqc_opc_restart_an				= 0x0605,
	ice_aqc_opc_get_link_status			= 0x0607,
	ice_aqc_opc_set_event_mask			= 0x0613,
	ice_aqc_opc_set_mac_lb				= 0x0620,
	ice_aqc_opc_get_sensor_reading			= 0x0632,
	ice_aqc_opc_dnl_get_status			= 0x0680,
	ice_aqc_opc_dnl_run				= 0x0681,
	ice_aqc_opc_dnl_call				= 0x0682,
	ice_aqc_opc_dnl_read_sto			= 0x0683,
	ice_aqc_opc_dnl_write_sto			= 0x0684,
	ice_aqc_opc_dnl_set_breakpoints			= 0x0686,
	ice_aqc_opc_dnl_read_log			= 0x0687,
	ice_aqc_opc_get_link_topo			= 0x06E0,
	ice_aqc_opc_read_i2c				= 0x06E2,
	ice_aqc_opc_write_i2c				= 0x06E3,
	ice_aqc_opc_read_mdio				= 0x06E4,
	ice_aqc_opc_write_mdio				= 0x06E5,
	ice_aqc_opc_set_gpio_by_func			= 0x06E6,
	ice_aqc_opc_get_gpio_by_func			= 0x06E7,
	ice_aqc_opc_set_led				= 0x06E8,
	ice_aqc_opc_set_port_id_led			= 0x06E9,
	ice_aqc_opc_get_port_options			= 0x06EA,
	ice_aqc_opc_set_port_option			= 0x06EB,
	ice_aqc_opc_set_gpio				= 0x06EC,
	ice_aqc_opc_get_gpio				= 0x06ED,
	ice_aqc_opc_sff_eeprom				= 0x06EE,
	ice_aqc_opc_sw_set_gpio				= 0x06EF,
	ice_aqc_opc_sw_get_gpio				= 0x06F0,
	ice_aqc_opc_prog_topo_dev_nvm			= 0x06F2,
	ice_aqc_opc_read_topo_dev_nvm			= 0x06F3,

	/* NVM commands */
	ice_aqc_opc_nvm_read				= 0x0701,
	ice_aqc_opc_nvm_erase				= 0x0702,
	ice_aqc_opc_nvm_write				= 0x0703,
	ice_aqc_opc_nvm_cfg_read			= 0x0704,
	ice_aqc_opc_nvm_cfg_write			= 0x0705,
	ice_aqc_opc_nvm_checksum			= 0x0706,
	ice_aqc_opc_nvm_write_activate			= 0x0707,
	ice_aqc_opc_nvm_sr_dump				= 0x0707,
	ice_aqc_opc_nvm_save_factory_settings		= 0x0708,
	ice_aqc_opc_nvm_update_empr			= 0x0709,
	ice_aqc_opc_nvm_pkg_data			= 0x070A,
	ice_aqc_opc_nvm_pass_component_tbl		= 0x070B,

	/* PF/VF mailbox commands */
	ice_mbx_opc_send_msg_to_pf			= 0x0801,
	ice_mbx_opc_send_msg_to_vf			= 0x0802,
	/* Alternate Structure Commands */
	ice_aqc_opc_write_alt_direct			= 0x0900,
	ice_aqc_opc_write_alt_indirect			= 0x0901,
	ice_aqc_opc_read_alt_direct			= 0x0902,
	ice_aqc_opc_read_alt_indirect			= 0x0903,
	ice_aqc_opc_done_alt_write			= 0x0904,
	ice_aqc_opc_clear_port_alt_write		= 0x0906,
	/* LLDP commands */
	ice_aqc_opc_lldp_get_mib			= 0x0A00,
	ice_aqc_opc_lldp_set_mib_change			= 0x0A01,
	ice_aqc_opc_lldp_add_tlv			= 0x0A02,
	ice_aqc_opc_lldp_update_tlv			= 0x0A03,
	ice_aqc_opc_lldp_delete_tlv			= 0x0A04,
	ice_aqc_opc_lldp_stop				= 0x0A05,
	ice_aqc_opc_lldp_start				= 0x0A06,
	ice_aqc_opc_get_cee_dcb_cfg			= 0x0A07,
	ice_aqc_opc_lldp_set_local_mib			= 0x0A08,
	ice_aqc_opc_lldp_stop_start_specific_agent	= 0x0A09,
	ice_aqc_opc_lldp_filter_ctrl			= 0x0A0A,
	ice_execute_pending_lldp_mib			= 0x0A0B,

	/* RSS commands */
	ice_aqc_opc_set_rss_key				= 0x0B02,
	ice_aqc_opc_set_rss_lut				= 0x0B03,
	ice_aqc_opc_get_rss_key				= 0x0B04,
	ice_aqc_opc_get_rss_lut				= 0x0B05,

	/* Tx queue handling commands/events */
	ice_aqc_opc_add_txqs				= 0x0C30,
	ice_aqc_opc_dis_txqs				= 0x0C31,
	ice_aqc_opc_txqs_cleanup			= 0x0C31,
	ice_aqc_opc_move_recfg_txqs			= 0x0C32,
	ice_aqc_opc_add_rdma_qset			= 0x0C33,
	ice_aqc_opc_move_rdma_qset			= 0x0C34,

	/* package commands */
	ice_aqc_opc_download_pkg			= 0x0C40,
	ice_aqc_opc_upload_section			= 0x0C41,
	ice_aqc_opc_update_pkg				= 0x0C42,
	ice_aqc_opc_get_pkg_info_list			= 0x0C43,

	ice_aqc_opc_driver_shared_params		= 0x0C90,

	/* Standalone Commands/Events */
	ice_aqc_opc_event_lan_overflow			= 0x1001,

	/* debug commands */
	ice_aqc_opc_debug_dump_internals		= 0xFF08,

	/* SystemDiagnostic commands */
	ice_aqc_opc_set_health_status_config		= 0xFF20,
	ice_aqc_opc_get_supported_health_status_codes	= 0xFF21,
	ice_aqc_opc_get_health_status			= 0xFF22,
	ice_aqc_opc_clear_health_status			= 0xFF23,

	/* FW Logging Commands */
	ice_aqc_opc_fw_logs_config			= 0xFF30,
	ice_aqc_opc_fw_logs_register			= 0xFF31,
	ice_aqc_opc_fw_logs_query			= 0xFF32,
	ice_aqc_opc_fw_logs_event			= 0xFF33,
	ice_aqc_opc_fw_logs_get				= 0xFF34,
	ice_aqc_opc_fw_logs_clear			= 0xFF35
};

#endif /* _ICE_ADMINQ_CMD_H_ */

#ifndef _ICE_FWLOG_H_
#define _ICE_FWLOG_H_

/* Only a single log level should be set and all log levels under the set value
 * are enabled, e.g. if log level is set to ICE_FW_LOG_LEVEL_VERBOSE, then all
 * other log levels are included (except ICE_FW_LOG_LEVEL_NONE)
 */
enum ice_fwlog_level {
	ICE_FWLOG_LEVEL_NONE = 0,
	ICE_FWLOG_LEVEL_ERROR = 1,
	ICE_FWLOG_LEVEL_WARNING = 2,
	ICE_FWLOG_LEVEL_NORMAL = 3,
	ICE_FWLOG_LEVEL_VERBOSE = 4,
	ICE_FWLOG_LEVEL_INVALID, /* all values >= this entry are invalid */
};

struct ice_fwlog_module_entry {
	/* module ID for the corresponding firmware logging event */
	uint16_t module_id;
	/* verbosity level for the module_id */
	uint8_t log_level;
};

struct ice_fwlog_cfg {
	/* list of modules for configuring log level */
	struct ice_fwlog_module_entry module_entries[ICE_AQC_FW_LOG_ID_MAX];
#define ICE_FWLOG_OPTION_ARQ_ENA		BIT(0)
#define ICE_FWLOG_OPTION_UART_ENA		BIT(1)
	/* set before calling ice_fwlog_init() so the PF registers for firmware
	 * logging on initialization
	 */
#define ICE_FWLOG_OPTION_REGISTER_ON_INIT	BIT(2)
	/* set in the ice_fwlog_get() response if the PF is registered for FW
	 * logging events over ARQ
	 */
#define ICE_FWLOG_OPTION_IS_REGISTERED		BIT(3)
	/* options used to configure firmware logging */
	uint16_t options;
	/* minimum number of log events sent per Admin Receive Queue event */
	uint16_t log_resolution;
};

#endif /* _ICE_FWLOG_H_ */

#ifndef _ICE_NVM_H_
#define _ICE_NVM_H_

#define ICE_NVM_CMD_READ		0x0000000B
#define ICE_NVM_CMD_WRITE		0x0000000C

/* NVM Access config bits */
#define ICE_NVM_CFG_MODULE_M		MAKEMASK(0xFF, 0)
#define ICE_NVM_CFG_MODULE_S		0
#define ICE_NVM_CFG_FLAGS_M		MAKEMASK(0xF, 8)
#define ICE_NVM_CFG_FLAGS_S		8
#define ICE_NVM_CFG_EXT_FLAGS_M		MAKEMASK(0xF, 12)
#define ICE_NVM_CFG_EXT_FLAGS_S		12
#define ICE_NVM_CFG_ADAPTER_INFO_M	MAKEMASK(0xFFFF, 16)
#define ICE_NVM_CFG_ADAPTER_INFO_S	16

/* NVM Read Get Driver Features */
#define ICE_NVM_GET_FEATURES_MODULE	0xE
#define ICE_NVM_GET_FEATURES_FLAGS	0xF

/* NVM Read/Write Mapped Space */
#define ICE_NVM_REG_RW_MODULE	0x0
#define ICE_NVM_REG_RW_FLAGS	0x1

struct ice_orom_civd_info {
	uint8_t signature[4];	/* Must match ASCII '$CIV' characters */
	uint8_t checksum;	/* Simple modulo 256 sum of all structure bytes must equal 0 */
	uint32_t combo_ver;	/* Combo Image Version number */
	uint8_t combo_name_len;	/* Length of the unicode combo image version string, max of 32 */
	uint16_t combo_name[32]; /* Unicode string representing the Combo Image version */
} __packed;

#define ICE_NVM_ACCESS_MAJOR_VER	0
#define ICE_NVM_ACCESS_MINOR_VER	5

/* NVM Access feature flags. Other bits in the features field are reserved and
 * should be set to zero when reporting the ice_nvm_features structure.
 */
#define ICE_NVM_FEATURES_0_REG_ACCESS	BIT(1)

/* NVM Access Features */
struct ice_nvm_features {
	uint8_t major;		/* Major version (informational only) */
	uint8_t minor;		/* Minor version (informational only) */
	uint16_t size;		/* size of ice_nvm_features structure */
	uint8_t features[12];	/* Array of feature bits */
};

/* NVM Access command */
struct ice_nvm_access_cmd {
	uint32_t command;		/* NVM command: READ or WRITE */
	uint32_t config;		/* NVM command configuration */
	uint32_t offset;		/* offset to read/write, in bytes */
	uint32_t data_size;		/* size of data field, in bytes */
};

/* NVM Access data */
union ice_nvm_access_data {
	uint32_t regval;	/* Storage for register value */
	struct ice_nvm_features drv_features; /* NVM features */
};

#endif /* _ICE_NVM_H_ */

/* Switch recipe ID enum values are specific to hardware */
enum ice_sw_lkup_type {
	ICE_SW_LKUP_ETHERTYPE = 0,
	ICE_SW_LKUP_MAC = 1,
	ICE_SW_LKUP_MAC_VLAN = 2,
	ICE_SW_LKUP_PROMISC = 3,
	ICE_SW_LKUP_VLAN = 4,
	ICE_SW_LKUP_DFLT = 5,
	ICE_SW_LKUP_ETHERTYPE_MAC = 8,
	ICE_SW_LKUP_PROMISC_VLAN = 9,
	ICE_SW_LKUP_LAST
};

#ifndef _ICE_LAN_TX_RX_H_
#define _ICE_LAN_TX_RX_H_

/* Rx Descriptors */
union ice_16byte_rx_desc {
	struct {
		uint64_t pkt_addr; /* Packet buffer address */
		uint64_t hdr_addr; /* Header buffer address */
	} read;
	struct {
		struct {
			struct {
				uint16_t mirroring_status;
				uint16_t l2tag1;
			} lo_dword;
			union {
				uint32_t rss; /* RSS Hash */
				uint32_t fd_id; /* Flow Director filter ID */
			} hi_dword;
		} qword0;
		struct {
			/* ext status/error/PTYPE/length */
			uint64_t status_error_len;
		} qword1;
	} wb;  /* writeback */
};

union ice_32byte_rx_desc {
	struct {
		uint64_t pkt_addr; /* Packet buffer address */
		uint64_t hdr_addr; /* Header buffer address */
			/* bit 0 of hdr_addr is DD bit */
		uint64_t rsvd1;
		uint64_t rsvd2;
	} read;
	struct {
		struct {
			struct {
				uint16_t mirroring_status;
				uint16_t l2tag1;
			} lo_dword;
			union {
				uint32_t rss; /* RSS Hash */
				uint32_t fd_id; /* Flow Director filter ID */
			} hi_dword;
		} qword0;
		struct {
			/* status/error/PTYPE/length */
			uint64_t status_error_len;
		} qword1;
		struct {
			uint16_t ext_status; /* extended status */
			uint16_t rsvd;
			uint16_t l2tag2_1;
			uint16_t l2tag2_2;
		} qword2;
		struct {
			uint32_t reserved;
			uint32_t fd_id;
		} qword3;
	} wb; /* writeback */
};

struct ice_fltr_desc {
	uint64_t qidx_compq_space_stat;
	uint64_t dtype_cmd_vsi_fdid;
};

#define ICE_FXD_FLTR_QW0_QINDEX_S	0
#define ICE_FXD_FLTR_QW0_QINDEX_M	(0x7FFULL << ICE_FXD_FLTR_QW0_QINDEX_S)
#define ICE_FXD_FLTR_QW0_COMP_Q_S	11
#define ICE_FXD_FLTR_QW0_COMP_Q_M	BIT_ULL(ICE_FXD_FLTR_QW0_COMP_Q_S)
#define ICE_FXD_FLTR_QW0_COMP_Q_ZERO	0x0ULL
#define ICE_FXD_FLTR_QW0_COMP_Q_QINDX	0x1ULL

#define ICE_FXD_FLTR_QW0_COMP_REPORT_S	12
#define ICE_FXD_FLTR_QW0_COMP_REPORT_M	\
				(0x3ULL << ICE_FXD_FLTR_QW0_COMP_REPORT_S)
#define ICE_FXD_FLTR_QW0_COMP_REPORT_NONE	0x0ULL
#define ICE_FXD_FLTR_QW0_COMP_REPORT_SW_FAIL	0x1ULL
#define ICE_FXD_FLTR_QW0_COMP_REPORT_SW		0x2ULL

#define ICE_FXD_FLTR_QW0_FD_SPACE_S	14
#define ICE_FXD_FLTR_QW0_FD_SPACE_M	(0x3ULL << ICE_FXD_FLTR_QW0_FD_SPACE_S)
#define ICE_FXD_FLTR_QW0_FD_SPACE_GUAR			0x0ULL
#define ICE_FXD_FLTR_QW0_FD_SPACE_BEST_EFFORT		0x1ULL
#define ICE_FXD_FLTR_QW0_FD_SPACE_GUAR_BEST		0x2ULL
#define ICE_FXD_FLTR_QW0_FD_SPACE_BEST_GUAR		0x3ULL

#define ICE_FXD_FLTR_QW0_STAT_CNT_S	16
#define ICE_FXD_FLTR_QW0_STAT_CNT_M	\
				(0x1FFFULL << ICE_FXD_FLTR_QW0_STAT_CNT_S)
#define ICE_FXD_FLTR_QW0_STAT_ENA_S	29
#define ICE_FXD_FLTR_QW0_STAT_ENA_M	(0x3ULL << ICE_FXD_FLTR_QW0_STAT_ENA_S)
#define ICE_FXD_FLTR_QW0_STAT_ENA_NONE		0x0ULL
#define ICE_FXD_FLTR_QW0_STAT_ENA_PKTS		0x1ULL
#define ICE_FXD_FLTR_QW0_STAT_ENA_BYTES		0x2ULL
#define ICE_FXD_FLTR_QW0_STAT_ENA_PKTS_BYTES	0x3ULL

#define ICE_FXD_FLTR_QW0_EVICT_ENA_S	31
#define ICE_FXD_FLTR_QW0_EVICT_ENA_M	BIT_ULL(ICE_FXD_FLTR_QW0_EVICT_ENA_S)
#define ICE_FXD_FLTR_QW0_EVICT_ENA_FALSE	0x0ULL
#define ICE_FXD_FLTR_QW0_EVICT_ENA_TRUE		0x1ULL

#define ICE_FXD_FLTR_QW0_TO_Q_S		32
#define ICE_FXD_FLTR_QW0_TO_Q_M		(0x7ULL << ICE_FXD_FLTR_QW0_TO_Q_S)
#define ICE_FXD_FLTR_QW0_TO_Q_EQUALS_QINDEX	0x0ULL

#define ICE_FXD_FLTR_QW0_TO_Q_PRI_S	35
#define ICE_FXD_FLTR_QW0_TO_Q_PRI_M	(0x7ULL << ICE_FXD_FLTR_QW0_TO_Q_PRI_S)
#define ICE_FXD_FLTR_QW0_TO_Q_PRIO1	0x1ULL

#define ICE_FXD_FLTR_QW0_DPU_RECIPE_S	38
#define ICE_FXD_FLTR_QW0_DPU_RECIPE_M	\
			(0x3ULL << ICE_FXD_FLTR_QW0_DPU_RECIPE_S)
#define ICE_FXD_FLTR_QW0_DPU_RECIPE_DFLT	0x0ULL

#define ICE_FXD_FLTR_QW0_DROP_S		40
#define ICE_FXD_FLTR_QW0_DROP_M		BIT_ULL(ICE_FXD_FLTR_QW0_DROP_S)
#define ICE_FXD_FLTR_QW0_DROP_NO	0x0ULL
#define ICE_FXD_FLTR_QW0_DROP_YES	0x1ULL

#define ICE_FXD_FLTR_QW0_FLEX_PRI_S	41
#define ICE_FXD_FLTR_QW0_FLEX_PRI_M	(0x7ULL << ICE_FXD_FLTR_QW0_FLEX_PRI_S)
#define ICE_FXD_FLTR_QW0_FLEX_PRI_NONE	0x0ULL

#define ICE_FXD_FLTR_QW0_FLEX_MDID_S	44
#define ICE_FXD_FLTR_QW0_FLEX_MDID_M	(0xFULL << ICE_FXD_FLTR_QW0_FLEX_MDID_S)
#define ICE_FXD_FLTR_QW0_FLEX_MDID0	0x0ULL

#define ICE_FXD_FLTR_QW0_FLEX_VAL_S	48
#define ICE_FXD_FLTR_QW0_FLEX_VAL_M	\
				(0xFFFFULL << ICE_FXD_FLTR_QW0_FLEX_VAL_S)
#define ICE_FXD_FLTR_QW0_FLEX_VAL0	0x0ULL

#define ICE_FXD_FLTR_QW1_DTYPE_S	0
#define ICE_FXD_FLTR_QW1_DTYPE_M	(0xFULL << ICE_FXD_FLTR_QW1_DTYPE_S)
#define ICE_FXD_FLTR_QW1_PCMD_S		4
#define ICE_FXD_FLTR_QW1_PCMD_M		BIT_ULL(ICE_FXD_FLTR_QW1_PCMD_S)
#define ICE_FXD_FLTR_QW1_PCMD_ADD	0x0ULL
#define ICE_FXD_FLTR_QW1_PCMD_REMOVE	0x1ULL

#define ICE_FXD_FLTR_QW1_PROF_PRI_S	5
#define ICE_FXD_FLTR_QW1_PROF_PRI_M	(0x7ULL << ICE_FXD_FLTR_QW1_PROF_PRI_S)
#define ICE_FXD_FLTR_QW1_PROF_PRIO_ZERO	0x0ULL

#define ICE_FXD_FLTR_QW1_PROF_S		8
#define ICE_FXD_FLTR_QW1_PROF_M		(0x3FULL << ICE_FXD_FLTR_QW1_PROF_S)
#define ICE_FXD_FLTR_QW1_PROF_ZERO	0x0ULL

#define ICE_FXD_FLTR_QW1_FD_VSI_S	14
#define ICE_FXD_FLTR_QW1_FD_VSI_M	(0x3FFULL << ICE_FXD_FLTR_QW1_FD_VSI_S)
#define ICE_FXD_FLTR_QW1_SWAP_S		24
#define ICE_FXD_FLTR_QW1_SWAP_M		BIT_ULL(ICE_FXD_FLTR_QW1_SWAP_S)
#define ICE_FXD_FLTR_QW1_SWAP_NOT_SET	0x0ULL
#define ICE_FXD_FLTR_QW1_SWAP_SET	0x1ULL

#define ICE_FXD_FLTR_QW1_FDID_PRI_S	25
#define ICE_FXD_FLTR_QW1_FDID_PRI_M	(0x7ULL << ICE_FXD_FLTR_QW1_FDID_PRI_S)
#define ICE_FXD_FLTR_QW1_FDID_PRI_ONE	0x1ULL
#define ICE_FXD_FLTR_QW1_FDID_PRI_THREE	0x3ULL

#define ICE_FXD_FLTR_QW1_FDID_MDID_S	28
#define ICE_FXD_FLTR_QW1_FDID_MDID_M	(0xFULL << ICE_FXD_FLTR_QW1_FDID_MDID_S)
#define ICE_FXD_FLTR_QW1_FDID_MDID_FD	0x05ULL

#define ICE_FXD_FLTR_QW1_FDID_S		32
#define ICE_FXD_FLTR_QW1_FDID_M		\
			(0xFFFFFFFFULL << ICE_FXD_FLTR_QW1_FDID_S)
#define ICE_FXD_FLTR_QW1_FDID_ZERO	0x0ULL

enum ice_rx_desc_status_bits {
	/* Note: These are predefined bit offsets */
	ICE_RX_DESC_STATUS_DD_S			= 0,
	ICE_RX_DESC_STATUS_EOF_S		= 1,
	ICE_RX_DESC_STATUS_L2TAG1P_S		= 2,
	ICE_RX_DESC_STATUS_L3L4P_S		= 3,
	ICE_RX_DESC_STATUS_CRCP_S		= 4,
	ICE_RX_DESC_STATUS_TSYNINDX_S		= 5,
	ICE_RX_DESC_STATUS_TSYNVALID_S		= 7,
	ICE_RX_DESC_STATUS_EXT_UDP_0_S		= 8,
	ICE_RX_DESC_STATUS_UMBCAST_S		= 9,
	ICE_RX_DESC_STATUS_FLM_S		= 11,
	ICE_RX_DESC_STATUS_FLTSTAT_S		= 12,
	ICE_RX_DESC_STATUS_LPBK_S		= 14,
	ICE_RX_DESC_STATUS_IPV6EXADD_S		= 15,
	ICE_RX_DESC_STATUS_RESERVED2_S		= 16,
	ICE_RX_DESC_STATUS_INT_UDP_0_S		= 18,
	ICE_RX_DESC_STATUS_LAST /* this entry must be last!!! */
};

#define ICE_RXD_QW1_STATUS_S	0
#define ICE_RXD_QW1_STATUS_M	((BIT(ICE_RX_DESC_STATUS_LAST) - 1) << \
				 ICE_RXD_QW1_STATUS_S)

#define ICE_RXD_QW1_STATUS_TSYNINDX_S ICE_RX_DESC_STATUS_TSYNINDX_S
#define ICE_RXD_QW1_STATUS_TSYNINDX_M (0x3UL << ICE_RXD_QW1_STATUS_TSYNINDX_S)

#define ICE_RXD_QW1_STATUS_TSYNVALID_S ICE_RX_DESC_STATUS_TSYNVALID_S
#define ICE_RXD_QW1_STATUS_TSYNVALID_M BIT_ULL(ICE_RXD_QW1_STATUS_TSYNVALID_S)

enum ice_rx_desc_fltstat_values {
	ICE_RX_DESC_FLTSTAT_NO_DATA	= 0,
	ICE_RX_DESC_FLTSTAT_RSV_FD_ID	= 1, /* 16byte desc? FD_ID : RSV */
	ICE_RX_DESC_FLTSTAT_RSV		= 2,
	ICE_RX_DESC_FLTSTAT_RSS_HASH	= 3,
};

#define ICE_RXD_QW1_ERROR_S	19
#define ICE_RXD_QW1_ERROR_M		(0xFFUL << ICE_RXD_QW1_ERROR_S)

enum ice_rx_desc_error_bits {
	/* Note: These are predefined bit offsets */
	ICE_RX_DESC_ERROR_RXE_S			= 0,
	ICE_RX_DESC_ERROR_RECIPE_S		= 1,
	ICE_RX_DESC_ERROR_HBO_S			= 2,
	ICE_RX_DESC_ERROR_L3L4E_S		= 3, /* 3 BITS */
	ICE_RX_DESC_ERROR_IPE_S			= 3,
	ICE_RX_DESC_ERROR_L4E_S			= 4,
	ICE_RX_DESC_ERROR_EIPE_S		= 5,
	ICE_RX_DESC_ERROR_OVERSIZE_S		= 6,
	ICE_RX_DESC_ERROR_PPRS_S		= 7
};

enum ice_rx_desc_error_l3l4e_masks {
	ICE_RX_DESC_ERROR_L3L4E_NONE		= 0,
	ICE_RX_DESC_ERROR_L3L4E_PROT		= 1,
};

#define ICE_RXD_QW1_PTYPE_S	30
#define ICE_RXD_QW1_PTYPE_M	(0xFFULL << ICE_RXD_QW1_PTYPE_S)

/* Packet type non-ip values */
enum ice_rx_l2_ptype {
	ICE_RX_PTYPE_L2_RESERVED	= 0,
	ICE_RX_PTYPE_L2_MAC_PAY2	= 1,
	ICE_RX_PTYPE_L2_FIP_PAY2	= 3,
	ICE_RX_PTYPE_L2_OUI_PAY2	= 4,
	ICE_RX_PTYPE_L2_MACCNTRL_PAY2	= 5,
	ICE_RX_PTYPE_L2_LLDP_PAY2	= 6,
	ICE_RX_PTYPE_L2_ECP_PAY2	= 7,
	ICE_RX_PTYPE_L2_EVB_PAY2	= 8,
	ICE_RX_PTYPE_L2_QCN_PAY2	= 9,
	ICE_RX_PTYPE_L2_EAPOL_PAY2	= 10,
	ICE_RX_PTYPE_L2_ARP		= 11,
};

struct ice_rx_ptype_decoded {
	uint32_t known:1;
	uint32_t outer_ip:1;
	uint32_t outer_ip_ver:2;
	uint32_t outer_frag:1;
	uint32_t tunnel_type:3;
	uint32_t tunnel_end_prot:2;
	uint32_t tunnel_end_frag:1;
	uint32_t inner_prot:4;
	uint32_t payload_layer:3;
};

enum ice_rx_ptype_outer_ip {
	ICE_RX_PTYPE_OUTER_L2	= 0,
	ICE_RX_PTYPE_OUTER_IP	= 1,
};

enum ice_rx_ptype_outer_ip_ver {
	ICE_RX_PTYPE_OUTER_NONE	= 0,
	ICE_RX_PTYPE_OUTER_IPV4	= 1,
	ICE_RX_PTYPE_OUTER_IPV6	= 2,
};

enum ice_rx_ptype_outer_fragmented {
	ICE_RX_PTYPE_NOT_FRAG	= 0,
	ICE_RX_PTYPE_FRAG	= 1,
};

enum ice_rx_ptype_tunnel_type {
	ICE_RX_PTYPE_TUNNEL_NONE		= 0,
	ICE_RX_PTYPE_TUNNEL_IP_IP		= 1,
	ICE_RX_PTYPE_TUNNEL_IP_GRENAT		= 2,
	ICE_RX_PTYPE_TUNNEL_IP_GRENAT_MAC	= 3,
	ICE_RX_PTYPE_TUNNEL_IP_GRENAT_MAC_VLAN	= 4,
};

enum ice_rx_ptype_tunnel_end_prot {
	ICE_RX_PTYPE_TUNNEL_END_NONE	= 0,
	ICE_RX_PTYPE_TUNNEL_END_IPV4	= 1,
	ICE_RX_PTYPE_TUNNEL_END_IPV6	= 2,
};

enum ice_rx_ptype_inner_prot {
	ICE_RX_PTYPE_INNER_PROT_NONE		= 0,
	ICE_RX_PTYPE_INNER_PROT_UDP		= 1,
	ICE_RX_PTYPE_INNER_PROT_TCP		= 2,
	ICE_RX_PTYPE_INNER_PROT_SCTP		= 3,
	ICE_RX_PTYPE_INNER_PROT_ICMP		= 4,
};

enum ice_rx_ptype_payload_layer {
	ICE_RX_PTYPE_PAYLOAD_LAYER_NONE	= 0,
	ICE_RX_PTYPE_PAYLOAD_LAYER_PAY2	= 1,
	ICE_RX_PTYPE_PAYLOAD_LAYER_PAY3	= 2,
	ICE_RX_PTYPE_PAYLOAD_LAYER_PAY4	= 3,
};

#define ICE_RXD_QW1_LEN_PBUF_S	38
#define ICE_RXD_QW1_LEN_PBUF_M	(0x3FFFULL << ICE_RXD_QW1_LEN_PBUF_S)

#define ICE_RXD_QW1_LEN_HBUF_S	52
#define ICE_RXD_QW1_LEN_HBUF_M	(0x7FFULL << ICE_RXD_QW1_LEN_HBUF_S)

#define ICE_RXD_QW1_LEN_SPH_S	63
#define ICE_RXD_QW1_LEN_SPH_M	BIT_ULL(ICE_RXD_QW1_LEN_SPH_S)

enum ice_rx_desc_ext_status_bits {
	/* Note: These are predefined bit offsets */
	ICE_RX_DESC_EXT_STATUS_L2TAG2P_S	= 0,
	ICE_RX_DESC_EXT_STATUS_L2TAG3P_S	= 1,
	ICE_RX_DESC_EXT_STATUS_FLEXBL_S		= 2,
	ICE_RX_DESC_EXT_STATUS_FLEXBH_S		= 4,
	ICE_RX_DESC_EXT_STATUS_FDLONGB_S	= 9,
	ICE_RX_DESC_EXT_STATUS_PELONGB_S	= 11,
};

enum ice_rx_desc_pe_status_bits {
	/* Note: These are predefined bit offsets */
	ICE_RX_DESC_PE_STATUS_QPID_S		= 0, /* 18 BITS */
	ICE_RX_DESC_PE_STATUS_L4PORT_S		= 0, /* 16 BITS */
	ICE_RX_DESC_PE_STATUS_IPINDEX_S		= 16, /* 8 BITS */
	ICE_RX_DESC_PE_STATUS_QPIDHIT_S		= 24,
	ICE_RX_DESC_PE_STATUS_APBVTHIT_S	= 25,
	ICE_RX_DESC_PE_STATUS_PORTV_S		= 26,
	ICE_RX_DESC_PE_STATUS_URG_S		= 27,
	ICE_RX_DESC_PE_STATUS_IPFRAG_S		= 28,
	ICE_RX_DESC_PE_STATUS_IPOPT_S		= 29
};

#define ICE_RX_PROG_STATUS_DESC_LEN_S	38
#define ICE_RX_PROG_STATUS_DESC_LEN	0x2000000

#define ICE_RX_PROG_STATUS_DESC_QW1_PROGID_S	2
#define ICE_RX_PROG_STATUS_DESC_QW1_PROGID_M	\
			(0x7UL << ICE_RX_PROG_STATUS_DESC_QW1_PROGID_S)

#define ICE_RX_PROG_STATUS_DESC_QW1_ERROR_S	19
#define ICE_RX_PROG_STATUS_DESC_QW1_ERROR_M	\
			(0x3FUL << ICE_RX_PROG_STATUS_DESC_QW1_ERROR_S)

enum ice_rx_prog_status_desc_status_bits {
	/* Note: These are predefined bit offsets */
	ICE_RX_PROG_STATUS_DESC_DD_S		= 0,
	ICE_RX_PROG_STATUS_DESC_PROG_ID_S	= 2 /* 3 BITS */
};

enum ice_rx_prog_status_desc_prog_id_masks {
	ICE_RX_PROG_STATUS_DESC_FD_FLTR_STATUS	= 1,
};

enum ice_rx_prog_status_desc_error_bits {
	/* Note: These are predefined bit offsets */
	ICE_RX_PROG_STATUS_DESC_FD_TBL_FULL_S	= 0,
	ICE_RX_PROG_STATUS_DESC_NO_FD_ENTRY_S	= 1,
};

/* Rx Flex Descriptors
 * These descriptors are used instead of the legacy version descriptors when
 * ice_rlan_ctx.adv_desc is set
 */

union ice_32b_rx_flex_desc {
	struct {
		uint64_t pkt_addr; /* Packet buffer address */
		uint64_t hdr_addr; /* Header buffer address */
				 /* bit 0 of hdr_addr is DD bit */
		uint64_t rsvd1;
		uint64_t rsvd2;
	} read;
	struct {
		/* Qword 0 */
		uint8_t rxdid; /* descriptor builder profile ID */
		uint8_t mir_id_umb_cast; /* mirror=[5:0], umb=[7:6] */
		uint16_t ptype_flex_flags0; /* ptype=[9:0], ff0=[15:10] */
		uint16_t pkt_len; /* [15:14] are reserved */
		uint16_t hdr_len_sph_flex_flags1; /* header=[10:0] */
						/* sph=[11:11] */
						/* ff1/ext=[15:12] */

		/* Qword 1 */
		uint16_t status_error0;
		uint16_t l2tag1;
		uint16_t flex_meta0;
		uint16_t flex_meta1;

		/* Qword 2 */
		uint16_t status_error1;
		uint8_t flex_flags2;
		uint8_t time_stamp_low;
		uint16_t l2tag2_1st;
		uint16_t l2tag2_2nd;

		/* Qword 3 */
		uint16_t flex_meta2;
		uint16_t flex_meta3;
		union {
			struct {
				uint16_t flex_meta4;
				uint16_t flex_meta5;
			} flex;
			uint32_t ts_high;
		} flex_ts;
	} wb; /* writeback */
};

/* Rx Flex Descriptor NIC Profile
 * RxDID Profile ID 2
 * Flex-field 0: RSS hash lower 16-bits
 * Flex-field 1: RSS hash upper 16-bits
 * Flex-field 2: Flow ID lower 16-bits
 * Flex-field 3: Flow ID higher 16-bits
 * Flex-field 4: reserved, VLAN ID taken from L2Tag
 */
struct ice_32b_rx_flex_desc_nic {
	/* Qword 0 */
	uint8_t rxdid;
	uint8_t mir_id_umb_cast;
	uint16_t ptype_flexi_flags0;
	uint16_t pkt_len;
	uint16_t hdr_len_sph_flex_flags1;

	/* Qword 1 */
	uint16_t status_error0;
	uint16_t l2tag1;
	uint32_t rss_hash;

	/* Qword 2 */
	uint16_t status_error1;
	uint8_t flexi_flags2;
	uint8_t ts_low;
	uint16_t l2tag2_1st;
	uint16_t l2tag2_2nd;

	/* Qword 3 */
	uint32_t flow_id;
	union {
		struct {
			uint16_t rsvd;
			uint16_t flow_id_ipv6;
		} flex;
		uint32_t ts_high;
	} flex_ts;
};

/* Rx Flex Descriptor Switch Profile
 * RxDID Profile ID 3
 * Flex-field 0: Source VSI
 */
struct ice_32b_rx_flex_desc_sw {
	/* Qword 0 */
	uint8_t rxdid;
	uint8_t mir_id_umb_cast;
	uint16_t ptype_flexi_flags0;
	uint16_t pkt_len;
	uint16_t hdr_len_sph_flex_flags1;

	/* Qword 1 */
	uint16_t status_error0;
	uint16_t l2tag1;
	uint16_t src_vsi; /* [10:15] are reserved */
	uint16_t flex_md1_rsvd;

	/* Qword 2 */
	uint16_t status_error1;
	uint8_t flex_flags2;
	uint8_t ts_low;
	uint16_t l2tag2_1st;
	uint16_t l2tag2_2nd;

	/* Qword 3 */
	uint32_t rsvd; /* flex words 2-3 are reserved */
	uint32_t ts_high;
};

/* Rx Flex Descriptor NIC VEB Profile
 * RxDID Profile ID 4
 * Flex-field 0: Destination VSI
 */
struct ice_32b_rx_flex_desc_nic_veb_dbg {
	/* Qword 0 */
	uint8_t rxdid;
	uint8_t mir_id_umb_cast;
	uint16_t ptype_flexi_flags0;
	uint16_t pkt_len;
	uint16_t hdr_len_sph_flex_flags1;

	/* Qword 1 */
	uint16_t status_error0;
	uint16_t l2tag1;
	uint16_t dst_vsi; /* [0:12]: destination VSI */
			/* 13: VSI valid bit */
			/* [14:15] are reserved */
	uint16_t flex_field_1;

	/* Qword 2 */
	uint16_t status_error1;
	uint8_t flex_flags2;
	uint8_t ts_low;
	uint16_t l2tag2_1st;
	uint16_t l2tag2_2nd;

	/* Qword 3 */
	uint32_t rsvd; /* flex words 2-3 are reserved */
	uint32_t ts_high;
};

/* Rx Flex Descriptor NIC ACL Profile
 * RxDID Profile ID 5
 * Flex-field 0: ACL Counter 0
 * Flex-field 1: ACL Counter 1
 * Flex-field 2: ACL Counter 2
 */
struct ice_32b_rx_flex_desc_nic_acl_dbg {
	/* Qword 0 */
	uint8_t rxdid;
	uint8_t mir_id_umb_cast;
	uint16_t ptype_flexi_flags0;
	uint16_t pkt_len;
	uint16_t hdr_len_sph_flex_flags1;

	/* Qword 1 */
	uint16_t status_error0;
	uint16_t l2tag1;
	uint16_t acl_ctr0;
	uint16_t acl_ctr1;

	/* Qword 2 */
	uint16_t status_error1;
	uint8_t flex_flags2;
	uint8_t ts_low;
	uint16_t l2tag2_1st;
	uint16_t l2tag2_2nd;

	/* Qword 3 */
	uint16_t acl_ctr2;
	uint16_t rsvd; /* flex words 2-3 are reserved */
	uint32_t ts_high;
};

/* Rx Flex Descriptor NIC Profile
 * RxDID Profile ID 6
 * Flex-field 0: RSS hash lower 16-bits
 * Flex-field 1: RSS hash upper 16-bits
 * Flex-field 2: Flow ID lower 16-bits
 * Flex-field 3: Source VSI
 * Flex-field 4: reserved, VLAN ID taken from L2Tag
 */
struct ice_32b_rx_flex_desc_nic_2 {
	/* Qword 0 */
	uint8_t rxdid;
	uint8_t mir_id_umb_cast;
	uint16_t ptype_flexi_flags0;
	uint16_t pkt_len;
	uint16_t hdr_len_sph_flex_flags1;

	/* Qword 1 */
	uint16_t status_error0;
	uint16_t l2tag1;
	uint32_t rss_hash;

	/* Qword 2 */
	uint16_t status_error1;
	uint8_t flexi_flags2;
	uint8_t ts_low;
	uint16_t l2tag2_1st;
	uint16_t l2tag2_2nd;

	/* Qword 3 */
	uint16_t flow_id;
	uint16_t src_vsi;
	union {
		struct {
			uint16_t rsvd;
			uint16_t flow_id_ipv6;
		} flex;
		uint32_t ts_high;
	} flex_ts;
};

/* Receive Flex Descriptor profile IDs: There are a total
 * of 64 profiles where profile IDs 0/1 are for legacy; and
 * profiles 2-63 are flex profiles that can be programmed
 * with a specific metadata (profile 7 reserved for HW)
 */
enum ice_rxdid {
	ICE_RXDID_LEGACY_0		= 0,
	ICE_RXDID_LEGACY_1		= 1,
	ICE_RXDID_FLEX_NIC		= 2,
	ICE_RXDID_FLEX_NIC_2		= 6,
	ICE_RXDID_HW			= 7,
	ICE_RXDID_LAST			= 63,
};

/* Recceive Flex descriptor Dword Index */
enum ice_flex_word {
	ICE_RX_FLEX_DWORD_0 = 0,
	ICE_RX_FLEX_DWORD_1,
	ICE_RX_FLEX_DWORD_2,
	ICE_RX_FLEX_DWORD_3,
	ICE_RX_FLEX_DWORD_4,
	ICE_RX_FLEX_DWORD_5
};

/* Receive Flex Descriptor Rx opcode values */
enum ice_flex_opcode {
	ICE_RX_OPC_DEBUG = 0,
	ICE_RX_OPC_MDID,
	ICE_RX_OPC_EXTRACT,
	ICE_RX_OPC_PROTID
};

/* Receive Descriptor MDID values that access packet flags */
enum ice_flex_mdid_pkt_flags {
	ICE_RX_MDID_PKT_FLAGS_15_0	= 20,
	ICE_RX_MDID_PKT_FLAGS_31_16,
	ICE_RX_MDID_PKT_FLAGS_47_32,
	ICE_RX_MDID_PKT_FLAGS_63_48,
};

/* Generic descriptor MDID values */
enum ice_flex_mdid {
	ICE_MDID_GENERIC_WORD_0,
	ICE_MDID_GENERIC_WORD_1,
	ICE_MDID_GENERIC_WORD_2,
	ICE_MDID_GENERIC_WORD_3,
	ICE_MDID_GENERIC_WORD_4,
	ICE_MDID_FLOW_ID_LOWER,
	ICE_MDID_FLOW_ID_HIGH,
	ICE_MDID_RX_DESCR_PROF_IDX,
	ICE_MDID_RX_PKT_DROP,
	ICE_MDID_RX_DST_Q		= 12,
	ICE_MDID_RX_DST_VSI,
	ICE_MDID_SRC_VSI		= 19,
	ICE_MDID_ACL_NOP		= 55,
	/* Entry 56 */
	ICE_MDID_RX_HASH_LOW,
	ICE_MDID_ACL_CNTR_PKT		= ICE_MDID_RX_HASH_LOW,
	/* Entry 57 */
	ICE_MDID_RX_HASH_HIGH,
	ICE_MDID_ACL_CNTR_BYTES		= ICE_MDID_RX_HASH_HIGH,
	ICE_MDID_ACL_CNTR_PKT_BYTES
};

/* for ice_32byte_rx_flex_desc.mir_id_umb_cast member */
#define ICE_RX_FLEX_DESC_MIRROR_M	(0x3F) /* 6-bits */

/* Rx/Tx Flag64 packet flag bits */
enum ice_flg64_bits {
	ICE_FLG_PKT_DSI		= 0,
	/* If there is a 1 in this bit position then that means Rx packet */
	ICE_FLG_PKT_DIR		= 4,
	ICE_FLG_EVLAN_x8100	= 14,
	ICE_FLG_EVLAN_x9100,
	ICE_FLG_VLAN_x8100,
	ICE_FLG_TNL_MAC		= 22,
	ICE_FLG_TNL_VLAN,
	ICE_FLG_PKT_FRG,
	ICE_FLG_FIN		= 32,
	ICE_FLG_SYN,
	ICE_FLG_RST,
	ICE_FLG_TNL0		= 38,
	ICE_FLG_TNL1,
	ICE_FLG_TNL2,
	ICE_FLG_UDP_GRE,
	ICE_FLG_RSVD		= 63
};

enum ice_rx_flex_desc_umb_cast_bits { /* field is 2 bits long */
	ICE_RX_FLEX_DESC_UMB_CAST_S = 6,
	ICE_RX_FLEX_DESC_UMB_CAST_LAST /* this entry must be last!!! */
};

enum ice_umbcast_dest_addr_types {
	ICE_DEST_UNICAST = 0,
	ICE_DEST_MULTICAST,
	ICE_DEST_BROADCAST,
	ICE_DEST_MIRRORED,
};

/* for ice_32byte_rx_flex_desc.ptype_flexi_flags0 member */
#define ICE_RX_FLEX_DESC_PTYPE_M	(0x3FF) /* 10-bits */

enum ice_rx_flex_desc_flexi_flags0_bits { /* field is 6 bits long */
	ICE_RX_FLEX_DESC_FLEXI_FLAGS0_S = 10,
	ICE_RX_FLEX_DESC_FLEXI_FLAGS0_LAST /* this entry must be last!!! */
};

/* for ice_32byte_rx_flex_desc.pkt_length member */
#define ICE_RX_FLX_DESC_PKT_LEN_M	(0x3FFF) /* 14-bits */

/* for ice_32byte_rx_flex_desc.header_length_sph_flexi_flags1 member */
#define ICE_RX_FLEX_DESC_HEADER_LEN_M	(0x7FF) /* 11-bits */

enum ice_rx_flex_desc_sph_bits { /* field is 1 bit long */
	ICE_RX_FLEX_DESC_SPH_S = 11,
	ICE_RX_FLEX_DESC_SPH_LAST /* this entry must be last!!! */
};

enum ice_rx_flex_desc_flexi_flags1_bits { /* field is 4 bits long */
	ICE_RX_FLEX_DESC_FLEXI_FLAGS1_S = 12,
	ICE_RX_FLEX_DESC_FLEXI_FLAGS1_LAST /* this entry must be last!!! */
};

enum ice_rx_flex_desc_ext_status_bits { /* field is 4 bits long */
	ICE_RX_FLEX_DESC_EXT_STATUS_EXT_UDP_S = 12,
	ICE_RX_FLEX_DESC_EXT_STATUS_INT_UDP_S = 13,
	ICE_RX_FLEX_DESC_EXT_STATUS_RECIPE_S = 14,
	ICE_RX_FLEX_DESC_EXT_STATUS_OVERSIZE_S = 15,
	ICE_RX_FLEX_DESC_EXT_STATUS_LAST /* entry must be last!!! */
};

enum ice_rx_flex_desc_status_error_0_bits {
	/* Note: These are predefined bit offsets */
	ICE_RX_FLEX_DESC_STATUS0_DD_S = 0,
	ICE_RX_FLEX_DESC_STATUS0_EOF_S,
	ICE_RX_FLEX_DESC_STATUS0_HBO_S,
	ICE_RX_FLEX_DESC_STATUS0_L3L4P_S,
	ICE_RX_FLEX_DESC_STATUS0_XSUM_IPE_S,
	ICE_RX_FLEX_DESC_STATUS0_XSUM_L4E_S,
	ICE_RX_FLEX_DESC_STATUS0_XSUM_EIPE_S,
	ICE_RX_FLEX_DESC_STATUS0_XSUM_EUDPE_S,
	ICE_RX_FLEX_DESC_STATUS0_LPBK_S,
	ICE_RX_FLEX_DESC_STATUS0_IPV6EXADD_S,
	ICE_RX_FLEX_DESC_STATUS0_RXE_S,
	ICE_RX_FLEX_DESC_STATUS0_CRCP_S,
	ICE_RX_FLEX_DESC_STATUS0_RSS_VALID_S,
	ICE_RX_FLEX_DESC_STATUS0_L2TAG1P_S,
	ICE_RX_FLEX_DESC_STATUS0_XTRMD0_VALID_S,
	ICE_RX_FLEX_DESC_STATUS0_XTRMD1_VALID_S,
	ICE_RX_FLEX_DESC_STATUS0_LAST /* this entry must be last!!! */
};

enum ice_rx_flex_desc_status_error_1_bits {
	/* Note: These are predefined bit offsets */
	ICE_RX_FLEX_DESC_STATUS1_CPM_S = 0, /* 4 bits */
	ICE_RX_FLEX_DESC_STATUS1_NAT_S = 4,
	ICE_RX_FLEX_DESC_STATUS1_CRYPTO_S = 5,
	/* [10:6] reserved */
	ICE_RX_FLEX_DESC_STATUS1_L2TAG2P_S = 11,
	ICE_RX_FLEX_DESC_STATUS1_XTRMD2_VALID_S = 12,
	ICE_RX_FLEX_DESC_STATUS1_XTRMD3_VALID_S = 13,
	ICE_RX_FLEX_DESC_STATUS1_XTRMD4_VALID_S = 14,
	ICE_RX_FLEX_DESC_STATUS1_XTRMD5_VALID_S = 15,
	ICE_RX_FLEX_DESC_STATUS1_LAST /* this entry must be last!!! */
};

enum ice_rx_flex_desc_exstat_bits {
	/* Note: These are predefined bit offsets */
	ICE_RX_FLEX_DESC_EXSTAT_EXTUDP_S = 0,
	ICE_RX_FLEX_DESC_EXSTAT_INTUDP_S = 1,
	ICE_RX_FLEX_DESC_EXSTAT_RECIPE_S = 2,
	ICE_RX_FLEX_DESC_EXSTAT_OVERSIZE_S = 3,
};

/*
 * For ice_32b_rx_flex_desc.ts_low:
 * [0]: Timestamp-low validity bit
 * [1:7]: Timestamp-low value
 */
#define ICE_RX_FLEX_DESC_TS_L_VALID_S	0x01
#define ICE_RX_FLEX_DESC_TS_L_VALID_M	ICE_RX_FLEX_DESC_TS_L_VALID_S
#define ICE_RX_FLEX_DESC_TS_L_M		0xFE

#define ICE_RXQ_CTX_SIZE_DWORDS		8
#define ICE_RXQ_CTX_SZ			(ICE_RXQ_CTX_SIZE_DWORDS * sizeof(uint32_t))
#define ICE_TXQ_CTX_SIZE_DWORDS		10
#define ICE_TXQ_CTX_SZ			(ICE_TXQ_CTX_SIZE_DWORDS * sizeof(uint32_t))
#define ICE_TX_CMPLTNQ_CTX_SIZE_DWORDS	22
#define ICE_TX_DRBELL_Q_CTX_SIZE_DWORDS	5
#define GLTCLAN_CQ_CNTX(i, CQ)		(GLTCLAN_CQ_CNTX0(CQ) + ((i) * 0x0800))

/* RLAN Rx queue context data
 *
 * The sizes of the variables may be larger than needed due to crossing byte
 * boundaries. If we do not have the width of the variable set to the correct
 * size then we could end up shifting bits off the top of the variable when the
 * variable is at the top of a byte and crosses over into the next byte.
 */
struct ice_rlan_ctx {
	uint16_t head;
	uint16_t cpuid; /* bigger than needed, see above for reason */
#define ICE_RLAN_BASE_S 7
	uint64_t base;
	uint16_t qlen;
#define ICE_RLAN_CTX_DBUF_S 7
	uint16_t dbuf; /* bigger than needed, see above for reason */
#define ICE_RLAN_CTX_HBUF_S 6
	uint16_t hbuf; /* bigger than needed, see above for reason */
	uint8_t dtype;
	uint8_t dsize;
	uint8_t crcstrip;
	uint8_t l2tsel;
	uint8_t hsplit_0;
	uint8_t hsplit_1;
	uint8_t showiv;
	uint32_t rxmax; /* bigger than needed, see above for reason */
	uint8_t tphrdesc_ena;
	uint8_t tphwdesc_ena;
	uint8_t tphdata_ena;
	uint8_t tphhead_ena;
	uint16_t lrxqthresh; /* bigger than needed, see above for reason */
	uint8_t prefena;	/* NOTE: normally must be set to 1 at init */
};

struct ice_ctx_ele {
	uint16_t offset;
	uint16_t size_of;
	uint16_t width;
	uint16_t lsb;
};

#define ICE_CTX_STORE(_struct, _ele, _width, _lsb) {	\
	.offset = offsetof(struct _struct, _ele),	\
	.size_of = sizeof(((struct _struct *)0)->_ele),	\
	.width = _width,				\
	.lsb = _lsb,					\
}

/* for hsplit_0 field of Rx RLAN context */
enum ice_rlan_ctx_rx_hsplit_0 {
	ICE_RLAN_RX_HSPLIT_0_NO_SPLIT		= 0,
	ICE_RLAN_RX_HSPLIT_0_SPLIT_L2		= 1,
	ICE_RLAN_RX_HSPLIT_0_SPLIT_IP		= 2,
	ICE_RLAN_RX_HSPLIT_0_SPLIT_TCP_UDP	= 4,
	ICE_RLAN_RX_HSPLIT_0_SPLIT_SCTP		= 8,
};

/* for hsplit_1 field of Rx RLAN context */
enum ice_rlan_ctx_rx_hsplit_1 {
	ICE_RLAN_RX_HSPLIT_1_NO_SPLIT		= 0,
	ICE_RLAN_RX_HSPLIT_1_SPLIT_L2		= 1,
	ICE_RLAN_RX_HSPLIT_1_SPLIT_ALWAYS	= 2,
};

/* Tx Descriptor */
struct ice_tx_desc {
	uint64_t buf_addr; /* Address of descriptor's data buf */
	uint64_t cmd_type_offset_bsz;
};

#define ICE_TXD_QW1_DTYPE_S	0
#define ICE_TXD_QW1_DTYPE_M	(0xFUL << ICE_TXD_QW1_DTYPE_S)

enum ice_tx_desc_dtype_value {
	ICE_TX_DESC_DTYPE_DATA		= 0x0,
	ICE_TX_DESC_DTYPE_CTX		= 0x1,
	ICE_TX_DESC_DTYPE_IPSEC		= 0x3,
	ICE_TX_DESC_DTYPE_FLTR_PROG	= 0x8,
	ICE_TX_DESC_DTYPE_HLP_META	= 0x9,
	/* DESC_DONE - HW has completed write-back of descriptor */
	ICE_TX_DESC_DTYPE_DESC_DONE	= 0xF,
};

#define ICE_TXD_QW1_CMD_S	4
#define ICE_TXD_QW1_CMD_M	(0xFFFUL << ICE_TXD_QW1_CMD_S)

enum ice_tx_desc_cmd_bits {
	ICE_TX_DESC_CMD_EOP			= 0x0001,
	ICE_TX_DESC_CMD_RS			= 0x0002,
	ICE_TX_DESC_CMD_RSVD			= 0x0004,
	ICE_TX_DESC_CMD_IL2TAG1			= 0x0008,
	ICE_TX_DESC_CMD_DUMMY			= 0x0010,
	ICE_TX_DESC_CMD_IIPT_NONIP		= 0x0000,
	ICE_TX_DESC_CMD_IIPT_IPV6		= 0x0020,
	ICE_TX_DESC_CMD_IIPT_IPV4		= 0x0040,
	ICE_TX_DESC_CMD_IIPT_IPV4_CSUM		= 0x0060,
	ICE_TX_DESC_CMD_RSVD2			= 0x0080,
	ICE_TX_DESC_CMD_L4T_EOFT_UNK		= 0x0000,
	ICE_TX_DESC_CMD_L4T_EOFT_TCP		= 0x0100,
	ICE_TX_DESC_CMD_L4T_EOFT_SCTP		= 0x0200,
	ICE_TX_DESC_CMD_L4T_EOFT_UDP		= 0x0300,
	ICE_TX_DESC_CMD_RE			= 0x0400,
	ICE_TX_DESC_CMD_RSVD3			= 0x0800,
};

#define ICE_TXD_QW1_OFFSET_S	16
#define ICE_TXD_QW1_OFFSET_M	(0x3FFFFULL << ICE_TXD_QW1_OFFSET_S)

enum ice_tx_desc_len_fields {
	/* Note: These are predefined bit offsets */
	ICE_TX_DESC_LEN_MACLEN_S	= 0, /* 7 BITS */
	ICE_TX_DESC_LEN_IPLEN_S	= 7, /* 7 BITS */
	ICE_TX_DESC_LEN_L4_LEN_S	= 14 /* 4 BITS */
};

#define ICE_TXD_QW1_MACLEN_M (0x7FUL << ICE_TX_DESC_LEN_MACLEN_S)
#define ICE_TXD_QW1_IPLEN_M  (0x7FUL << ICE_TX_DESC_LEN_IPLEN_S)
#define ICE_TXD_QW1_L4LEN_M  (0xFUL << ICE_TX_DESC_LEN_L4_LEN_S)

/* Tx descriptor field limits in bytes */
#define ICE_TXD_MACLEN_MAX ((ICE_TXD_QW1_MACLEN_M >> \
			     ICE_TX_DESC_LEN_MACLEN_S) * ICE_BYTES_PER_WORD)
#define ICE_TXD_IPLEN_MAX ((ICE_TXD_QW1_IPLEN_M >> \
			    ICE_TX_DESC_LEN_IPLEN_S) * ICE_BYTES_PER_DWORD)
#define ICE_TXD_L4LEN_MAX ((ICE_TXD_QW1_L4LEN_M >> \
			    ICE_TX_DESC_LEN_L4_LEN_S) * ICE_BYTES_PER_DWORD)

#define ICE_TXD_QW1_TX_BUF_SZ_S	34
#define ICE_TXD_QW1_TX_BUF_SZ_M	(0x3FFFULL << ICE_TXD_QW1_TX_BUF_SZ_S)

#define ICE_TXD_QW1_L2TAG1_S	48
#define ICE_TXD_QW1_L2TAG1_M	(0xFFFFULL << ICE_TXD_QW1_L2TAG1_S)

/* Context descriptors */
struct ice_tx_ctx_desc {
	uint32_t tunneling_params;
	uint16_t l2tag2;
	uint16_t rsvd;
	uint64_t qw1;
};

#define ICE_TX_GCS_DESC_START	0  /* 7 BITS */
#define ICE_TX_GCS_DESC_OFFSET	7  /* 4 BITS */
#define ICE_TX_GCS_DESC_TYPE	11 /* 2 BITS */
#define ICE_TX_GCS_DESC_ENA	13 /* 1 BIT */

#define ICE_TXD_CTX_QW1_DTYPE_S	0
#define ICE_TXD_CTX_QW1_DTYPE_M	(0xFUL << ICE_TXD_CTX_QW1_DTYPE_S)

#define ICE_TXD_CTX_QW1_CMD_S	4
#define ICE_TXD_CTX_QW1_CMD_M	(0x7FUL << ICE_TXD_CTX_QW1_CMD_S)

#define ICE_TXD_CTX_QW1_IPSEC_S	11
#define ICE_TXD_CTX_QW1_IPSEC_M	(0x7FUL << ICE_TXD_CTX_QW1_IPSEC_S)

#define ICE_TXD_CTX_QW1_TSO_LEN_S	30
#define ICE_TXD_CTX_QW1_TSO_LEN_M	\
			(0x3FFFFULL << ICE_TXD_CTX_QW1_TSO_LEN_S)

#define ICE_TXD_CTX_QW1_TSYN_S	ICE_TXD_CTX_QW1_TSO_LEN_S
#define ICE_TXD_CTX_QW1_TSYN_M	ICE_TXD_CTX_QW1_TSO_LEN_M

#define ICE_TXD_CTX_QW1_MSS_S	50
#define ICE_TXD_CTX_QW1_MSS_M	(0x3FFFULL << ICE_TXD_CTX_QW1_MSS_S)
#define ICE_TXD_CTX_MIN_MSS	64
#define ICE_TXD_CTX_MAX_MSS	9668

#define ICE_TXD_CTX_QW1_VSI_S	50
#define ICE_TXD_CTX_QW1_VSI_M	(0x3FFULL << ICE_TXD_CTX_QW1_VSI_S)

enum ice_tx_ctx_desc_cmd_bits {
	ICE_TX_CTX_DESC_TSO		= 0x01,
	ICE_TX_CTX_DESC_TSYN		= 0x02,
	ICE_TX_CTX_DESC_IL2TAG2		= 0x04,
	ICE_TX_CTX_DESC_IL2TAG2_IL2H	= 0x08,
	ICE_TX_CTX_DESC_SWTCH_NOTAG	= 0x00,
	ICE_TX_CTX_DESC_SWTCH_UPLINK	= 0x10,
	ICE_TX_CTX_DESC_SWTCH_LOCAL	= 0x20,
	ICE_TX_CTX_DESC_SWTCH_VSI	= 0x30,
	ICE_TX_CTX_DESC_RESERVED	= 0x40
};

enum ice_tx_ctx_desc_eipt_offload {
	ICE_TX_CTX_EIPT_NONE		= 0x0,
	ICE_TX_CTX_EIPT_IPV6		= 0x1,
	ICE_TX_CTX_EIPT_IPV4_NO_CSUM	= 0x2,
	ICE_TX_CTX_EIPT_IPV4		= 0x3
};

#define ICE_TXD_CTX_QW0_EIPT_S	0
#define ICE_TXD_CTX_QW0_EIPT_M	(0x3ULL << ICE_TXD_CTX_QW0_EIPT_S)

#define ICE_TXD_CTX_QW0_EIPLEN_S	2
#define ICE_TXD_CTX_QW0_EIPLEN_M	(0x7FUL << ICE_TXD_CTX_QW0_EIPLEN_S)

#define ICE_TXD_CTX_QW0_L4TUNT_S	9
#define ICE_TXD_CTX_QW0_L4TUNT_M	(0x3ULL << ICE_TXD_CTX_QW0_L4TUNT_S)

#define ICE_TXD_CTX_UDP_TUNNELING	BIT_ULL(ICE_TXD_CTX_QW0_L4TUNT_S)
#define ICE_TXD_CTX_GRE_TUNNELING	(0x2ULL << ICE_TXD_CTX_QW0_L4TUNT_S)

#define ICE_TXD_CTX_QW0_EIP_NOINC_S	11
#define ICE_TXD_CTX_QW0_EIP_NOINC_M	BIT_ULL(ICE_TXD_CTX_QW0_EIP_NOINC_S)

#define ICE_TXD_CTX_EIP_NOINC_IPID_CONST	ICE_TXD_CTX_QW0_EIP_NOINC_M

#define ICE_TXD_CTX_QW0_NATLEN_S	12
#define ICE_TXD_CTX_QW0_NATLEN_M	(0X7FULL << ICE_TXD_CTX_QW0_NATLEN_S)

#define ICE_TXD_CTX_QW0_DECTTL_S	19
#define ICE_TXD_CTX_QW0_DECTTL_M	(0xFULL << ICE_TXD_CTX_QW0_DECTTL_S)

#define ICE_TXD_CTX_QW0_L4T_CS_S	23
#define ICE_TXD_CTX_QW0_L4T_CS_M	BIT_ULL(ICE_TXD_CTX_QW0_L4T_CS_S)

#define ICE_LAN_TXQ_MAX_QGRPS	127
#define ICE_LAN_TXQ_MAX_QDIS	1023

/* Tx queue context data
 *
 * The sizes of the variables may be larger than needed due to crossing byte
 * boundaries. If we do not have the width of the variable set to the correct
 * size then we could end up shifting bits off the top of the variable when the
 * variable is at the top of a byte and crosses over into the next byte.
 */
struct ice_tlan_ctx {
#define ICE_TLAN_CTX_BASE_S	7
	uint64_t base;		/* base is defined in 128-byte units */
	uint8_t port_num;
	uint16_t cgd_num;		/* bigger than needed, see above for reason */
	uint8_t pf_num;
	uint16_t vmvf_num;
	uint8_t vmvf_type;
#define ICE_TLAN_CTX_VMVF_TYPE_VF	0
#define ICE_TLAN_CTX_VMVF_TYPE_VMQ	1
#define ICE_TLAN_CTX_VMVF_TYPE_PF	2
	uint16_t src_vsi;
	uint8_t tsyn_ena;
	uint8_t internal_usage_flag;
	uint8_t alt_vlan;
	uint16_t cpuid;		/* bigger than needed, see above for reason */
	uint8_t wb_mode;
	uint8_t tphrd_desc;
	uint8_t tphrd;
	uint8_t tphwr_desc;
	uint16_t cmpq_id;
	uint16_t qnum_in_func;
	uint8_t itr_notification_mode;
	uint8_t adjust_prof_id;
	uint32_t qlen;		/* bigger than needed, see above for reason */
	uint8_t quanta_prof_idx;
	uint8_t tso_ena;
	uint16_t tso_qnum;
	uint8_t legacy_int;
	uint8_t drop_ena;
	uint8_t cache_prof_idx;
	uint8_t pkt_shaper_prof_idx;
	uint8_t int_q_state;	/* width not needed - internal - DO NOT WRITE!!! */
	uint16_t tail;
};

/* LAN Tx Completion Queue data */
struct ice_tx_cmpltnq {
	uint16_t txq_id;
	uint8_t generation;
	uint16_t tx_head;
	uint8_t cmpl_type;
} __packed;

/* FIXME: move to a .c file that references this variable */
/* LAN Tx Completion Queue data info */
static const struct ice_ctx_ele ice_tx_cmpltnq_info[] = {
					   /* Field		Width	LSB */
	ICE_CTX_STORE(ice_tx_cmpltnq, txq_id,			14,	0),
	ICE_CTX_STORE(ice_tx_cmpltnq, generation,		1,	15),
	ICE_CTX_STORE(ice_tx_cmpltnq, tx_head,			13,	16),
	ICE_CTX_STORE(ice_tx_cmpltnq, cmpl_type,		3,	29),
	{ 0 }
};

/* LAN Tx Completion Queue Context */
struct ice_tx_cmpltnq_ctx {
	uint64_t base;
#define ICE_TX_CMPLTNQ_CTX_BASE_S	7
	uint32_t q_len;
#define ICE_TX_CMPLTNQ_CTX_Q_LEN_S	4
	uint8_t generation;
	uint32_t wrt_ptr;
	uint8_t pf_num;
	uint16_t vmvf_num;
	uint8_t vmvf_type;
#define ICE_TX_CMPLTNQ_CTX_VMVF_TYPE_VF		0
#define ICE_TX_CMPLTNQ_CTX_VMVF_TYPE_VMQ	1
#define ICE_TX_CMPLTNQ_CTX_VMVF_TYPE_PF		2
	uint8_t tph_desc_wr;
	uint8_t cpuid;
	uint32_t cmpltn_cache[16];
} __packed;

/* LAN Tx Doorbell Descriptor Format */
struct ice_tx_drbell_fmt {
	uint16_t txq_id;
	uint8_t dd;
	uint8_t rs;
	uint32_t db;
};

/* FIXME: move to a .c file that references this variable */
/* LAN Tx Doorbell Descriptor format info */
static const struct ice_ctx_ele ice_tx_drbell_fmt_info[] = {
					 /* Field		Width	LSB */
	ICE_CTX_STORE(ice_tx_drbell_fmt, txq_id,		14,	0),
	ICE_CTX_STORE(ice_tx_drbell_fmt, dd,			1,	14),
	ICE_CTX_STORE(ice_tx_drbell_fmt, rs,			1,	15),
	ICE_CTX_STORE(ice_tx_drbell_fmt, db,			32,	32),
	{ 0 }
};

/* LAN Tx Doorbell Queue Context */
struct ice_tx_drbell_q_ctx {
	uint64_t base;
#define ICE_TX_DRBELL_Q_CTX_BASE_S	7
	uint16_t ring_len;
#define ICE_TX_DRBELL_Q_CTX_RING_LEN_S	4
	uint8_t pf_num;
	uint16_t vf_num;
	uint8_t vmvf_type;
#define ICE_TX_DRBELL_Q_CTX_VMVF_TYPE_VF	0
#define ICE_TX_DRBELL_Q_CTX_VMVF_TYPE_VMQ	1
#define ICE_TX_DRBELL_Q_CTX_VMVF_TYPE_PF	2
	uint8_t cpuid;
	uint8_t tph_desc_rd;
	uint8_t tph_desc_wr;
	uint8_t db_q_en;
	uint16_t rd_head;
	uint16_t rd_tail;
} __packed;

/* The ice_ptype_lkup table is used to convert from the 10-bit ptype in the
 * hardware to a bit-field that can be used by SW to more easily determine the
 * packet type.
 *
 * Macros are used to shorten the table lines and make this table human
 * readable.
 *
 * We store the PTYPE in the top byte of the bit field - this is just so that
 * we can check that the table doesn't have a row missing, as the index into
 * the table should be the PTYPE.
 *
 * Typical work flow:
 *
 * IF NOT ice_ptype_lkup[ptype].known
 * THEN
 *      Packet is unknown
 * ELSE IF ice_ptype_lkup[ptype].outer_ip == ICE_RX_PTYPE_OUTER_IP
 *      Use the rest of the fields to look at the tunnels, inner protocols, etc
 * ELSE
 *      Use the enum ice_rx_l2_ptype to decode the packet type
 * ENDIF
 */

/* macro to make the table lines short */
#define ICE_PTT(PTYPE, OUTER_IP, OUTER_IP_VER, OUTER_FRAG, T, TE, TEF, I, PL)\
	{	1, \
		ICE_RX_PTYPE_OUTER_##OUTER_IP, \
		ICE_RX_PTYPE_OUTER_##OUTER_IP_VER, \
		ICE_RX_PTYPE_##OUTER_FRAG, \
		ICE_RX_PTYPE_TUNNEL_##T, \
		ICE_RX_PTYPE_TUNNEL_END_##TE, \
		ICE_RX_PTYPE_##TEF, \
		ICE_RX_PTYPE_INNER_PROT_##I, \
		ICE_RX_PTYPE_PAYLOAD_LAYER_##PL }

#define ICE_PTT_UNUSED_ENTRY(PTYPE) { 0, 0, 0, 0, 0, 0, 0, 0, 0 }

/* shorter macros makes the table fit but are terse */
#define ICE_RX_PTYPE_NOF		ICE_RX_PTYPE_NOT_FRAG
#define ICE_RX_PTYPE_FRG		ICE_RX_PTYPE_FRAG

/* Lookup table mapping the 10-bit HW PTYPE to the bit field for decoding */
static const struct ice_rx_ptype_decoded ice_ptype_lkup[1024] = {
	/* L2 Packet types */
	ICE_PTT_UNUSED_ENTRY(0),
	ICE_PTT(1, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY2),
	ICE_PTT_UNUSED_ENTRY(2),
	ICE_PTT_UNUSED_ENTRY(3),
	ICE_PTT_UNUSED_ENTRY(4),
	ICE_PTT_UNUSED_ENTRY(5),
	ICE_PTT(6, L2, NONE, NOF, NONE, NONE, NOF, NONE, NONE),
	ICE_PTT(7, L2, NONE, NOF, NONE, NONE, NOF, NONE, NONE),
	ICE_PTT_UNUSED_ENTRY(8),
	ICE_PTT_UNUSED_ENTRY(9),
	ICE_PTT(10, L2, NONE, NOF, NONE, NONE, NOF, NONE, NONE),
	ICE_PTT(11, L2, NONE, NOF, NONE, NONE, NOF, NONE, NONE),
	ICE_PTT_UNUSED_ENTRY(12),
	ICE_PTT_UNUSED_ENTRY(13),
	ICE_PTT_UNUSED_ENTRY(14),
	ICE_PTT_UNUSED_ENTRY(15),
	ICE_PTT_UNUSED_ENTRY(16),
	ICE_PTT_UNUSED_ENTRY(17),
	ICE_PTT_UNUSED_ENTRY(18),
	ICE_PTT_UNUSED_ENTRY(19),
	ICE_PTT_UNUSED_ENTRY(20),
	ICE_PTT_UNUSED_ENTRY(21),

	/* Non Tunneled IPv4 */
	ICE_PTT(22, IP, IPV4, FRG, NONE, NONE, NOF, NONE, PAY3),
	ICE_PTT(23, IP, IPV4, NOF, NONE, NONE, NOF, NONE, PAY3),
	ICE_PTT(24, IP, IPV4, NOF, NONE, NONE, NOF, UDP,  PAY4),
	ICE_PTT_UNUSED_ENTRY(25),
	ICE_PTT(26, IP, IPV4, NOF, NONE, NONE, NOF, TCP,  PAY4),
	ICE_PTT(27, IP, IPV4, NOF, NONE, NONE, NOF, SCTP, PAY4),
	ICE_PTT(28, IP, IPV4, NOF, NONE, NONE, NOF, ICMP, PAY4),

	/* IPv4 --> IPv4 */
	ICE_PTT(29, IP, IPV4, NOF, IP_IP, IPV4, FRG, NONE, PAY3),
	ICE_PTT(30, IP, IPV4, NOF, IP_IP, IPV4, NOF, NONE, PAY3),
	ICE_PTT(31, IP, IPV4, NOF, IP_IP, IPV4, NOF, UDP,  PAY4),
	ICE_PTT_UNUSED_ENTRY(32),
	ICE_PTT(33, IP, IPV4, NOF, IP_IP, IPV4, NOF, TCP,  PAY4),
	ICE_PTT(34, IP, IPV4, NOF, IP_IP, IPV4, NOF, SCTP, PAY4),
	ICE_PTT(35, IP, IPV4, NOF, IP_IP, IPV4, NOF, ICMP, PAY4),

	/* IPv4 --> IPv6 */
	ICE_PTT(36, IP, IPV4, NOF, IP_IP, IPV6, FRG, NONE, PAY3),
	ICE_PTT(37, IP, IPV4, NOF, IP_IP, IPV6, NOF, NONE, PAY3),
	ICE_PTT(38, IP, IPV4, NOF, IP_IP, IPV6, NOF, UDP,  PAY4),
	ICE_PTT_UNUSED_ENTRY(39),
	ICE_PTT(40, IP, IPV4, NOF, IP_IP, IPV6, NOF, TCP,  PAY4),
	ICE_PTT(41, IP, IPV4, NOF, IP_IP, IPV6, NOF, SCTP, PAY4),
	ICE_PTT(42, IP, IPV4, NOF, IP_IP, IPV6, NOF, ICMP, PAY4),

	/* IPv4 --> GRE/NAT */
	ICE_PTT(43, IP, IPV4, NOF, IP_GRENAT, NONE, NOF, NONE, PAY3),

	/* IPv4 --> GRE/NAT --> IPv4 */
	ICE_PTT(44, IP, IPV4, NOF, IP_GRENAT, IPV4, FRG, NONE, PAY3),
	ICE_PTT(45, IP, IPV4, NOF, IP_GRENAT, IPV4, NOF, NONE, PAY3),
	ICE_PTT(46, IP, IPV4, NOF, IP_GRENAT, IPV4, NOF, UDP,  PAY4),
	ICE_PTT_UNUSED_ENTRY(47),
	ICE_PTT(48, IP, IPV4, NOF, IP_GRENAT, IPV4, NOF, TCP,  PAY4),
	ICE_PTT(49, IP, IPV4, NOF, IP_GRENAT, IPV4, NOF, SCTP, PAY4),
	ICE_PTT(50, IP, IPV4, NOF, IP_GRENAT, IPV4, NOF, ICMP, PAY4),

	/* IPv4 --> GRE/NAT --> IPv6 */
	ICE_PTT(51, IP, IPV4, NOF, IP_GRENAT, IPV6, FRG, NONE, PAY3),
	ICE_PTT(52, IP, IPV4, NOF, IP_GRENAT, IPV6, NOF, NONE, PAY3),
	ICE_PTT(53, IP, IPV4, NOF, IP_GRENAT, IPV6, NOF, UDP,  PAY4),
	ICE_PTT_UNUSED_ENTRY(54),
	ICE_PTT(55, IP, IPV4, NOF, IP_GRENAT, IPV6, NOF, TCP,  PAY4),
	ICE_PTT(56, IP, IPV4, NOF, IP_GRENAT, IPV6, NOF, SCTP, PAY4),
	ICE_PTT(57, IP, IPV4, NOF, IP_GRENAT, IPV6, NOF, ICMP, PAY4),

	/* IPv4 --> GRE/NAT --> MAC */
	ICE_PTT(58, IP, IPV4, NOF, IP_GRENAT_MAC, NONE, NOF, NONE, PAY3),

	/* IPv4 --> GRE/NAT --> MAC --> IPv4 */
	ICE_PTT(59, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, FRG, NONE, PAY3),
	ICE_PTT(60, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, NOF, NONE, PAY3),
	ICE_PTT(61, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, NOF, UDP,  PAY4),
	ICE_PTT_UNUSED_ENTRY(62),
	ICE_PTT(63, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, NOF, TCP,  PAY4),
	ICE_PTT(64, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, NOF, SCTP, PAY4),
	ICE_PTT(65, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, NOF, ICMP, PAY4),

	/* IPv4 --> GRE/NAT -> MAC --> IPv6 */
	ICE_PTT(66, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, FRG, NONE, PAY3),
	ICE_PTT(67, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, NOF, NONE, PAY3),
	ICE_PTT(68, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, NOF, UDP,  PAY4),
	ICE_PTT_UNUSED_ENTRY(69),
	ICE_PTT(70, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, NOF, TCP,  PAY4),
	ICE_PTT(71, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, NOF, SCTP, PAY4),
	ICE_PTT(72, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, NOF, ICMP, PAY4),

	/* IPv4 --> GRE/NAT --> MAC/VLAN */
	ICE_PTT(73, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, NONE, NOF, NONE, PAY3),

	/* IPv4 ---> GRE/NAT -> MAC/VLAN --> IPv4 */
	ICE_PTT(74, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, FRG, NONE, PAY3),
	ICE_PTT(75, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, NONE, PAY3),
	ICE_PTT(76, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, UDP,  PAY4),
	ICE_PTT_UNUSED_ENTRY(77),
	ICE_PTT(78, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, TCP,  PAY4),
	ICE_PTT(79, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, SCTP, PAY4),
	ICE_PTT(80, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, ICMP, PAY4),

	/* IPv4 -> GRE/NAT -> MAC/VLAN --> IPv6 */
	ICE_PTT(81, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, FRG, NONE, PAY3),
	ICE_PTT(82, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, NONE, PAY3),
	ICE_PTT(83, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, UDP,  PAY4),
	ICE_PTT_UNUSED_ENTRY(84),
	ICE_PTT(85, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, TCP,  PAY4),
	ICE_PTT(86, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, SCTP, PAY4),
	ICE_PTT(87, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, ICMP, PAY4),

	/* Non Tunneled IPv6 */
	ICE_PTT(88, IP, IPV6, FRG, NONE, NONE, NOF, NONE, PAY3),
	ICE_PTT(89, IP, IPV6, NOF, NONE, NONE, NOF, NONE, PAY3),
	ICE_PTT(90, IP, IPV6, NOF, NONE, NONE, NOF, UDP,  PAY4),
	ICE_PTT_UNUSED_ENTRY(91),
	ICE_PTT(92, IP, IPV6, NOF, NONE, NONE, NOF, TCP,  PAY4),
	ICE_PTT(93, IP, IPV6, NOF, NONE, NONE, NOF, SCTP, PAY4),
	ICE_PTT(94, IP, IPV6, NOF, NONE, NONE, NOF, ICMP, PAY4),

	/* IPv6 --> IPv4 */
	ICE_PTT(95, IP, IPV6, NOF, IP_IP, IPV4, FRG, NONE, PAY3),
	ICE_PTT(96, IP, IPV6, NOF, IP_IP, IPV4, NOF, NONE, PAY3),
	ICE_PTT(97, IP, IPV6, NOF, IP_IP, IPV4, NOF, UDP,  PAY4),
	ICE_PTT_UNUSED_ENTRY(98),
	ICE_PTT(99, IP, IPV6, NOF, IP_IP, IPV4, NOF, TCP,  PAY4),
	ICE_PTT(100, IP, IPV6, NOF, IP_IP, IPV4, NOF, SCTP, PAY4),
	ICE_PTT(101, IP, IPV6, NOF, IP_IP, IPV4, NOF, ICMP, PAY4),

	/* IPv6 --> IPv6 */
	ICE_PTT(102, IP, IPV6, NOF, IP_IP, IPV6, FRG, NONE, PAY3),
	ICE_PTT(103, IP, IPV6, NOF, IP_IP, IPV6, NOF, NONE, PAY3),
	ICE_PTT(104, IP, IPV6, NOF, IP_IP, IPV6, NOF, UDP,  PAY4),
	ICE_PTT_UNUSED_ENTRY(105),
	ICE_PTT(106, IP, IPV6, NOF, IP_IP, IPV6, NOF, TCP,  PAY4),
	ICE_PTT(107, IP, IPV6, NOF, IP_IP, IPV6, NOF, SCTP, PAY4),
	ICE_PTT(108, IP, IPV6, NOF, IP_IP, IPV6, NOF, ICMP, PAY4),

	/* IPv6 --> GRE/NAT */
	ICE_PTT(109, IP, IPV6, NOF, IP_GRENAT, NONE, NOF, NONE, PAY3),

	/* IPv6 --> GRE/NAT -> IPv4 */
	ICE_PTT(110, IP, IPV6, NOF, IP_GRENAT, IPV4, FRG, NONE, PAY3),
	ICE_PTT(111, IP, IPV6, NOF, IP_GRENAT, IPV4, NOF, NONE, PAY3),
	ICE_PTT(112, IP, IPV6, NOF, IP_GRENAT, IPV4, NOF, UDP,  PAY4),
	ICE_PTT_UNUSED_ENTRY(113),
	ICE_PTT(114, IP, IPV6, NOF, IP_GRENAT, IPV4, NOF, TCP,  PAY4),
	ICE_PTT(115, IP, IPV6, NOF, IP_GRENAT, IPV4, NOF, SCTP, PAY4),
	ICE_PTT(116, IP, IPV6, NOF, IP_GRENAT, IPV4, NOF, ICMP, PAY4),

	/* IPv6 --> GRE/NAT -> IPv6 */
	ICE_PTT(117, IP, IPV6, NOF, IP_GRENAT, IPV6, FRG, NONE, PAY3),
	ICE_PTT(118, IP, IPV6, NOF, IP_GRENAT, IPV6, NOF, NONE, PAY3),
	ICE_PTT(119, IP, IPV6, NOF, IP_GRENAT, IPV6, NOF, UDP,  PAY4),
	ICE_PTT_UNUSED_ENTRY(120),
	ICE_PTT(121, IP, IPV6, NOF, IP_GRENAT, IPV6, NOF, TCP,  PAY4),
	ICE_PTT(122, IP, IPV6, NOF, IP_GRENAT, IPV6, NOF, SCTP, PAY4),
	ICE_PTT(123, IP, IPV6, NOF, IP_GRENAT, IPV6, NOF, ICMP, PAY4),

	/* IPv6 --> GRE/NAT -> MAC */
	ICE_PTT(124, IP, IPV6, NOF, IP_GRENAT_MAC, NONE, NOF, NONE, PAY3),

	/* IPv6 --> GRE/NAT -> MAC -> IPv4 */
	ICE_PTT(125, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, FRG, NONE, PAY3),
	ICE_PTT(126, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, NOF, NONE, PAY3),
	ICE_PTT(127, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, NOF, UDP,  PAY4),
	ICE_PTT_UNUSED_ENTRY(128),
	ICE_PTT(129, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, NOF, TCP,  PAY4),
	ICE_PTT(130, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, NOF, SCTP, PAY4),
	ICE_PTT(131, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, NOF, ICMP, PAY4),

	/* IPv6 --> GRE/NAT -> MAC -> IPv6 */
	ICE_PTT(132, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, FRG, NONE, PAY3),
	ICE_PTT(133, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, NOF, NONE, PAY3),
	ICE_PTT(134, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, NOF, UDP,  PAY4),
	ICE_PTT_UNUSED_ENTRY(135),
	ICE_PTT(136, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, NOF, TCP,  PAY4),
	ICE_PTT(137, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, NOF, SCTP, PAY4),
	ICE_PTT(138, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, NOF, ICMP, PAY4),

	/* IPv6 --> GRE/NAT -> MAC/VLAN */
	ICE_PTT(139, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, NONE, NOF, NONE, PAY3),

	/* IPv6 --> GRE/NAT -> MAC/VLAN --> IPv4 */
	ICE_PTT(140, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, FRG, NONE, PAY3),
	ICE_PTT(141, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, NONE, PAY3),
	ICE_PTT(142, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, UDP,  PAY4),
	ICE_PTT_UNUSED_ENTRY(143),
	ICE_PTT(144, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, TCP,  PAY4),
	ICE_PTT(145, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, SCTP, PAY4),
	ICE_PTT(146, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, ICMP, PAY4),

	/* IPv6 --> GRE/NAT -> MAC/VLAN --> IPv6 */
	ICE_PTT(147, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, FRG, NONE, PAY3),
	ICE_PTT(148, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, NONE, PAY3),
	ICE_PTT(149, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, UDP,  PAY4),
	ICE_PTT_UNUSED_ENTRY(150),
	ICE_PTT(151, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, TCP,  PAY4),
	ICE_PTT(152, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, SCTP, PAY4),
	ICE_PTT(153, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, ICMP, PAY4),

	/* unused entries */
	ICE_PTT_UNUSED_ENTRY(154),
	ICE_PTT_UNUSED_ENTRY(155),
	ICE_PTT_UNUSED_ENTRY(156),
	ICE_PTT_UNUSED_ENTRY(157),
	ICE_PTT_UNUSED_ENTRY(158),
	ICE_PTT_UNUSED_ENTRY(159),

	ICE_PTT_UNUSED_ENTRY(160),
	ICE_PTT_UNUSED_ENTRY(161),
	ICE_PTT_UNUSED_ENTRY(162),
	ICE_PTT_UNUSED_ENTRY(163),
	ICE_PTT_UNUSED_ENTRY(164),
	ICE_PTT_UNUSED_ENTRY(165),
	ICE_PTT_UNUSED_ENTRY(166),
	ICE_PTT_UNUSED_ENTRY(167),
	ICE_PTT_UNUSED_ENTRY(168),
	ICE_PTT_UNUSED_ENTRY(169),

	ICE_PTT_UNUSED_ENTRY(170),
	ICE_PTT_UNUSED_ENTRY(171),
	ICE_PTT_UNUSED_ENTRY(172),
	ICE_PTT_UNUSED_ENTRY(173),
	ICE_PTT_UNUSED_ENTRY(174),
	ICE_PTT_UNUSED_ENTRY(175),
	ICE_PTT_UNUSED_ENTRY(176),
	ICE_PTT_UNUSED_ENTRY(177),
	ICE_PTT_UNUSED_ENTRY(178),
	ICE_PTT_UNUSED_ENTRY(179),

	ICE_PTT_UNUSED_ENTRY(180),
	ICE_PTT_UNUSED_ENTRY(181),
	ICE_PTT_UNUSED_ENTRY(182),
	ICE_PTT_UNUSED_ENTRY(183),
	ICE_PTT_UNUSED_ENTRY(184),
	ICE_PTT_UNUSED_ENTRY(185),
	ICE_PTT_UNUSED_ENTRY(186),
	ICE_PTT_UNUSED_ENTRY(187),
	ICE_PTT_UNUSED_ENTRY(188),
	ICE_PTT_UNUSED_ENTRY(189),

	ICE_PTT_UNUSED_ENTRY(190),
	ICE_PTT_UNUSED_ENTRY(191),
	ICE_PTT_UNUSED_ENTRY(192),
	ICE_PTT_UNUSED_ENTRY(193),
	ICE_PTT_UNUSED_ENTRY(194),
	ICE_PTT_UNUSED_ENTRY(195),
	ICE_PTT_UNUSED_ENTRY(196),
	ICE_PTT_UNUSED_ENTRY(197),
	ICE_PTT_UNUSED_ENTRY(198),
	ICE_PTT_UNUSED_ENTRY(199),

	ICE_PTT_UNUSED_ENTRY(200),
	ICE_PTT_UNUSED_ENTRY(201),
	ICE_PTT_UNUSED_ENTRY(202),
	ICE_PTT_UNUSED_ENTRY(203),
	ICE_PTT_UNUSED_ENTRY(204),
	ICE_PTT_UNUSED_ENTRY(205),
	ICE_PTT_UNUSED_ENTRY(206),
	ICE_PTT_UNUSED_ENTRY(207),
	ICE_PTT_UNUSED_ENTRY(208),
	ICE_PTT_UNUSED_ENTRY(209),

	ICE_PTT_UNUSED_ENTRY(210),
	ICE_PTT_UNUSED_ENTRY(211),
	ICE_PTT_UNUSED_ENTRY(212),
	ICE_PTT_UNUSED_ENTRY(213),
	ICE_PTT_UNUSED_ENTRY(214),
	ICE_PTT_UNUSED_ENTRY(215),
	ICE_PTT_UNUSED_ENTRY(216),
	ICE_PTT_UNUSED_ENTRY(217),
	ICE_PTT_UNUSED_ENTRY(218),
	ICE_PTT_UNUSED_ENTRY(219),

	ICE_PTT_UNUSED_ENTRY(220),
	ICE_PTT_UNUSED_ENTRY(221),
	ICE_PTT_UNUSED_ENTRY(222),
	ICE_PTT_UNUSED_ENTRY(223),
	ICE_PTT_UNUSED_ENTRY(224),
	ICE_PTT_UNUSED_ENTRY(225),
	ICE_PTT_UNUSED_ENTRY(226),
	ICE_PTT_UNUSED_ENTRY(227),
	ICE_PTT_UNUSED_ENTRY(228),
	ICE_PTT_UNUSED_ENTRY(229),

	ICE_PTT_UNUSED_ENTRY(230),
	ICE_PTT_UNUSED_ENTRY(231),
	ICE_PTT_UNUSED_ENTRY(232),
	ICE_PTT_UNUSED_ENTRY(233),
	ICE_PTT_UNUSED_ENTRY(234),
	ICE_PTT_UNUSED_ENTRY(235),
	ICE_PTT_UNUSED_ENTRY(236),
	ICE_PTT_UNUSED_ENTRY(237),
	ICE_PTT_UNUSED_ENTRY(238),
	ICE_PTT_UNUSED_ENTRY(239),

	ICE_PTT_UNUSED_ENTRY(240),
	ICE_PTT_UNUSED_ENTRY(241),
	ICE_PTT_UNUSED_ENTRY(242),
	ICE_PTT_UNUSED_ENTRY(243),
	ICE_PTT_UNUSED_ENTRY(244),
	ICE_PTT_UNUSED_ENTRY(245),
	ICE_PTT_UNUSED_ENTRY(246),
	ICE_PTT_UNUSED_ENTRY(247),
	ICE_PTT_UNUSED_ENTRY(248),
	ICE_PTT_UNUSED_ENTRY(249),

	ICE_PTT_UNUSED_ENTRY(250),
	ICE_PTT_UNUSED_ENTRY(251),
	ICE_PTT_UNUSED_ENTRY(252),
	ICE_PTT_UNUSED_ENTRY(253),
	ICE_PTT_UNUSED_ENTRY(254),
	ICE_PTT_UNUSED_ENTRY(255),
	ICE_PTT_UNUSED_ENTRY(256),
	ICE_PTT_UNUSED_ENTRY(257),
	ICE_PTT_UNUSED_ENTRY(258),
	ICE_PTT_UNUSED_ENTRY(259),

	ICE_PTT_UNUSED_ENTRY(260),
	ICE_PTT_UNUSED_ENTRY(261),
	ICE_PTT_UNUSED_ENTRY(262),
	ICE_PTT_UNUSED_ENTRY(263),
	ICE_PTT_UNUSED_ENTRY(264),
	ICE_PTT_UNUSED_ENTRY(265),
	ICE_PTT_UNUSED_ENTRY(266),
	ICE_PTT_UNUSED_ENTRY(267),
	ICE_PTT_UNUSED_ENTRY(268),
	ICE_PTT_UNUSED_ENTRY(269),

	ICE_PTT_UNUSED_ENTRY(270),
	ICE_PTT_UNUSED_ENTRY(271),
	ICE_PTT_UNUSED_ENTRY(272),
	ICE_PTT_UNUSED_ENTRY(273),
	ICE_PTT_UNUSED_ENTRY(274),
	ICE_PTT_UNUSED_ENTRY(275),
	ICE_PTT_UNUSED_ENTRY(276),
	ICE_PTT_UNUSED_ENTRY(277),
	ICE_PTT_UNUSED_ENTRY(278),
	ICE_PTT_UNUSED_ENTRY(279),

	ICE_PTT_UNUSED_ENTRY(280),
	ICE_PTT_UNUSED_ENTRY(281),
	ICE_PTT_UNUSED_ENTRY(282),
	ICE_PTT_UNUSED_ENTRY(283),
	ICE_PTT_UNUSED_ENTRY(284),
	ICE_PTT_UNUSED_ENTRY(285),
	ICE_PTT_UNUSED_ENTRY(286),
	ICE_PTT_UNUSED_ENTRY(287),
	ICE_PTT_UNUSED_ENTRY(288),
	ICE_PTT_UNUSED_ENTRY(289),

	ICE_PTT_UNUSED_ENTRY(290),
	ICE_PTT_UNUSED_ENTRY(291),
	ICE_PTT_UNUSED_ENTRY(292),
	ICE_PTT_UNUSED_ENTRY(293),
	ICE_PTT_UNUSED_ENTRY(294),
	ICE_PTT_UNUSED_ENTRY(295),
	ICE_PTT_UNUSED_ENTRY(296),
	ICE_PTT_UNUSED_ENTRY(297),
	ICE_PTT_UNUSED_ENTRY(298),
	ICE_PTT_UNUSED_ENTRY(299),

	ICE_PTT_UNUSED_ENTRY(300),
	ICE_PTT_UNUSED_ENTRY(301),
	ICE_PTT_UNUSED_ENTRY(302),
	ICE_PTT_UNUSED_ENTRY(303),
	ICE_PTT_UNUSED_ENTRY(304),
	ICE_PTT_UNUSED_ENTRY(305),
	ICE_PTT_UNUSED_ENTRY(306),
	ICE_PTT_UNUSED_ENTRY(307),
	ICE_PTT_UNUSED_ENTRY(308),
	ICE_PTT_UNUSED_ENTRY(309),

	ICE_PTT_UNUSED_ENTRY(310),
	ICE_PTT_UNUSED_ENTRY(311),
	ICE_PTT_UNUSED_ENTRY(312),
	ICE_PTT_UNUSED_ENTRY(313),
	ICE_PTT_UNUSED_ENTRY(314),
	ICE_PTT_UNUSED_ENTRY(315),
	ICE_PTT_UNUSED_ENTRY(316),
	ICE_PTT_UNUSED_ENTRY(317),
	ICE_PTT_UNUSED_ENTRY(318),
	ICE_PTT_UNUSED_ENTRY(319),

	ICE_PTT_UNUSED_ENTRY(320),
	ICE_PTT_UNUSED_ENTRY(321),
	ICE_PTT_UNUSED_ENTRY(322),
	ICE_PTT_UNUSED_ENTRY(323),
	ICE_PTT_UNUSED_ENTRY(324),
	ICE_PTT_UNUSED_ENTRY(325),
	ICE_PTT_UNUSED_ENTRY(326),
	ICE_PTT_UNUSED_ENTRY(327),
	ICE_PTT_UNUSED_ENTRY(328),
	ICE_PTT_UNUSED_ENTRY(329),

	ICE_PTT_UNUSED_ENTRY(330),
	ICE_PTT_UNUSED_ENTRY(331),
	ICE_PTT_UNUSED_ENTRY(332),
	ICE_PTT_UNUSED_ENTRY(333),
	ICE_PTT_UNUSED_ENTRY(334),
	ICE_PTT_UNUSED_ENTRY(335),
	ICE_PTT_UNUSED_ENTRY(336),
	ICE_PTT_UNUSED_ENTRY(337),
	ICE_PTT_UNUSED_ENTRY(338),
	ICE_PTT_UNUSED_ENTRY(339),

	ICE_PTT_UNUSED_ENTRY(340),
	ICE_PTT_UNUSED_ENTRY(341),
	ICE_PTT_UNUSED_ENTRY(342),
	ICE_PTT_UNUSED_ENTRY(343),
	ICE_PTT_UNUSED_ENTRY(344),
	ICE_PTT_UNUSED_ENTRY(345),
	ICE_PTT_UNUSED_ENTRY(346),
	ICE_PTT_UNUSED_ENTRY(347),
	ICE_PTT_UNUSED_ENTRY(348),
	ICE_PTT_UNUSED_ENTRY(349),

	ICE_PTT_UNUSED_ENTRY(350),
	ICE_PTT_UNUSED_ENTRY(351),
	ICE_PTT_UNUSED_ENTRY(352),
	ICE_PTT_UNUSED_ENTRY(353),
	ICE_PTT_UNUSED_ENTRY(354),
	ICE_PTT_UNUSED_ENTRY(355),
	ICE_PTT_UNUSED_ENTRY(356),
	ICE_PTT_UNUSED_ENTRY(357),
	ICE_PTT_UNUSED_ENTRY(358),
	ICE_PTT_UNUSED_ENTRY(359),

	ICE_PTT_UNUSED_ENTRY(360),
	ICE_PTT_UNUSED_ENTRY(361),
	ICE_PTT_UNUSED_ENTRY(362),
	ICE_PTT_UNUSED_ENTRY(363),
	ICE_PTT_UNUSED_ENTRY(364),
	ICE_PTT_UNUSED_ENTRY(365),
	ICE_PTT_UNUSED_ENTRY(366),
	ICE_PTT_UNUSED_ENTRY(367),
	ICE_PTT_UNUSED_ENTRY(368),
	ICE_PTT_UNUSED_ENTRY(369),

	ICE_PTT_UNUSED_ENTRY(370),
	ICE_PTT_UNUSED_ENTRY(371),
	ICE_PTT_UNUSED_ENTRY(372),
	ICE_PTT_UNUSED_ENTRY(373),
	ICE_PTT_UNUSED_ENTRY(374),
	ICE_PTT_UNUSED_ENTRY(375),
	ICE_PTT_UNUSED_ENTRY(376),
	ICE_PTT_UNUSED_ENTRY(377),
	ICE_PTT_UNUSED_ENTRY(378),
	ICE_PTT_UNUSED_ENTRY(379),

	ICE_PTT_UNUSED_ENTRY(380),
	ICE_PTT_UNUSED_ENTRY(381),
	ICE_PTT_UNUSED_ENTRY(382),
	ICE_PTT_UNUSED_ENTRY(383),
	ICE_PTT_UNUSED_ENTRY(384),
	ICE_PTT_UNUSED_ENTRY(385),
	ICE_PTT_UNUSED_ENTRY(386),
	ICE_PTT_UNUSED_ENTRY(387),
	ICE_PTT_UNUSED_ENTRY(388),
	ICE_PTT_UNUSED_ENTRY(389),

	ICE_PTT_UNUSED_ENTRY(390),
	ICE_PTT_UNUSED_ENTRY(391),
	ICE_PTT_UNUSED_ENTRY(392),
	ICE_PTT_UNUSED_ENTRY(393),
	ICE_PTT_UNUSED_ENTRY(394),
	ICE_PTT_UNUSED_ENTRY(395),
	ICE_PTT_UNUSED_ENTRY(396),
	ICE_PTT_UNUSED_ENTRY(397),
	ICE_PTT_UNUSED_ENTRY(398),
	ICE_PTT_UNUSED_ENTRY(399),

	ICE_PTT_UNUSED_ENTRY(400),
	ICE_PTT_UNUSED_ENTRY(401),
	ICE_PTT_UNUSED_ENTRY(402),
	ICE_PTT_UNUSED_ENTRY(403),
	ICE_PTT_UNUSED_ENTRY(404),
	ICE_PTT_UNUSED_ENTRY(405),
	ICE_PTT_UNUSED_ENTRY(406),
	ICE_PTT_UNUSED_ENTRY(407),
	ICE_PTT_UNUSED_ENTRY(408),
	ICE_PTT_UNUSED_ENTRY(409),

	ICE_PTT_UNUSED_ENTRY(410),
	ICE_PTT_UNUSED_ENTRY(411),
	ICE_PTT_UNUSED_ENTRY(412),
	ICE_PTT_UNUSED_ENTRY(413),
	ICE_PTT_UNUSED_ENTRY(414),
	ICE_PTT_UNUSED_ENTRY(415),
	ICE_PTT_UNUSED_ENTRY(416),
	ICE_PTT_UNUSED_ENTRY(417),
	ICE_PTT_UNUSED_ENTRY(418),
	ICE_PTT_UNUSED_ENTRY(419),

	ICE_PTT_UNUSED_ENTRY(420),
	ICE_PTT_UNUSED_ENTRY(421),
	ICE_PTT_UNUSED_ENTRY(422),
	ICE_PTT_UNUSED_ENTRY(423),
	ICE_PTT_UNUSED_ENTRY(424),
	ICE_PTT_UNUSED_ENTRY(425),
	ICE_PTT_UNUSED_ENTRY(426),
	ICE_PTT_UNUSED_ENTRY(427),
	ICE_PTT_UNUSED_ENTRY(428),
	ICE_PTT_UNUSED_ENTRY(429),

	ICE_PTT_UNUSED_ENTRY(430),
	ICE_PTT_UNUSED_ENTRY(431),
	ICE_PTT_UNUSED_ENTRY(432),
	ICE_PTT_UNUSED_ENTRY(433),
	ICE_PTT_UNUSED_ENTRY(434),
	ICE_PTT_UNUSED_ENTRY(435),
	ICE_PTT_UNUSED_ENTRY(436),
	ICE_PTT_UNUSED_ENTRY(437),
	ICE_PTT_UNUSED_ENTRY(438),
	ICE_PTT_UNUSED_ENTRY(439),

	ICE_PTT_UNUSED_ENTRY(440),
	ICE_PTT_UNUSED_ENTRY(441),
	ICE_PTT_UNUSED_ENTRY(442),
	ICE_PTT_UNUSED_ENTRY(443),
	ICE_PTT_UNUSED_ENTRY(444),
	ICE_PTT_UNUSED_ENTRY(445),
	ICE_PTT_UNUSED_ENTRY(446),
	ICE_PTT_UNUSED_ENTRY(447),
	ICE_PTT_UNUSED_ENTRY(448),
	ICE_PTT_UNUSED_ENTRY(449),

	ICE_PTT_UNUSED_ENTRY(450),
	ICE_PTT_UNUSED_ENTRY(451),
	ICE_PTT_UNUSED_ENTRY(452),
	ICE_PTT_UNUSED_ENTRY(453),
	ICE_PTT_UNUSED_ENTRY(454),
	ICE_PTT_UNUSED_ENTRY(455),
	ICE_PTT_UNUSED_ENTRY(456),
	ICE_PTT_UNUSED_ENTRY(457),
	ICE_PTT_UNUSED_ENTRY(458),
	ICE_PTT_UNUSED_ENTRY(459),

	ICE_PTT_UNUSED_ENTRY(460),
	ICE_PTT_UNUSED_ENTRY(461),
	ICE_PTT_UNUSED_ENTRY(462),
	ICE_PTT_UNUSED_ENTRY(463),
	ICE_PTT_UNUSED_ENTRY(464),
	ICE_PTT_UNUSED_ENTRY(465),
	ICE_PTT_UNUSED_ENTRY(466),
	ICE_PTT_UNUSED_ENTRY(467),
	ICE_PTT_UNUSED_ENTRY(468),
	ICE_PTT_UNUSED_ENTRY(469),

	ICE_PTT_UNUSED_ENTRY(470),
	ICE_PTT_UNUSED_ENTRY(471),
	ICE_PTT_UNUSED_ENTRY(472),
	ICE_PTT_UNUSED_ENTRY(473),
	ICE_PTT_UNUSED_ENTRY(474),
	ICE_PTT_UNUSED_ENTRY(475),
	ICE_PTT_UNUSED_ENTRY(476),
	ICE_PTT_UNUSED_ENTRY(477),
	ICE_PTT_UNUSED_ENTRY(478),
	ICE_PTT_UNUSED_ENTRY(479),

	ICE_PTT_UNUSED_ENTRY(480),
	ICE_PTT_UNUSED_ENTRY(481),
	ICE_PTT_UNUSED_ENTRY(482),
	ICE_PTT_UNUSED_ENTRY(483),
	ICE_PTT_UNUSED_ENTRY(484),
	ICE_PTT_UNUSED_ENTRY(485),
	ICE_PTT_UNUSED_ENTRY(486),
	ICE_PTT_UNUSED_ENTRY(487),
	ICE_PTT_UNUSED_ENTRY(488),
	ICE_PTT_UNUSED_ENTRY(489),

	ICE_PTT_UNUSED_ENTRY(490),
	ICE_PTT_UNUSED_ENTRY(491),
	ICE_PTT_UNUSED_ENTRY(492),
	ICE_PTT_UNUSED_ENTRY(493),
	ICE_PTT_UNUSED_ENTRY(494),
	ICE_PTT_UNUSED_ENTRY(495),
	ICE_PTT_UNUSED_ENTRY(496),
	ICE_PTT_UNUSED_ENTRY(497),
	ICE_PTT_UNUSED_ENTRY(498),
	ICE_PTT_UNUSED_ENTRY(499),

	ICE_PTT_UNUSED_ENTRY(500),
	ICE_PTT_UNUSED_ENTRY(501),
	ICE_PTT_UNUSED_ENTRY(502),
	ICE_PTT_UNUSED_ENTRY(503),
	ICE_PTT_UNUSED_ENTRY(504),
	ICE_PTT_UNUSED_ENTRY(505),
	ICE_PTT_UNUSED_ENTRY(506),
	ICE_PTT_UNUSED_ENTRY(507),
	ICE_PTT_UNUSED_ENTRY(508),
	ICE_PTT_UNUSED_ENTRY(509),

	ICE_PTT_UNUSED_ENTRY(510),
	ICE_PTT_UNUSED_ENTRY(511),
	ICE_PTT_UNUSED_ENTRY(512),
	ICE_PTT_UNUSED_ENTRY(513),
	ICE_PTT_UNUSED_ENTRY(514),
	ICE_PTT_UNUSED_ENTRY(515),
	ICE_PTT_UNUSED_ENTRY(516),
	ICE_PTT_UNUSED_ENTRY(517),
	ICE_PTT_UNUSED_ENTRY(518),
	ICE_PTT_UNUSED_ENTRY(519),

	ICE_PTT_UNUSED_ENTRY(520),
	ICE_PTT_UNUSED_ENTRY(521),
	ICE_PTT_UNUSED_ENTRY(522),
	ICE_PTT_UNUSED_ENTRY(523),
	ICE_PTT_UNUSED_ENTRY(524),
	ICE_PTT_UNUSED_ENTRY(525),
	ICE_PTT_UNUSED_ENTRY(526),
	ICE_PTT_UNUSED_ENTRY(527),
	ICE_PTT_UNUSED_ENTRY(528),
	ICE_PTT_UNUSED_ENTRY(529),

	ICE_PTT_UNUSED_ENTRY(530),
	ICE_PTT_UNUSED_ENTRY(531),
	ICE_PTT_UNUSED_ENTRY(532),
	ICE_PTT_UNUSED_ENTRY(533),
	ICE_PTT_UNUSED_ENTRY(534),
	ICE_PTT_UNUSED_ENTRY(535),
	ICE_PTT_UNUSED_ENTRY(536),
	ICE_PTT_UNUSED_ENTRY(537),
	ICE_PTT_UNUSED_ENTRY(538),
	ICE_PTT_UNUSED_ENTRY(539),

	ICE_PTT_UNUSED_ENTRY(540),
	ICE_PTT_UNUSED_ENTRY(541),
	ICE_PTT_UNUSED_ENTRY(542),
	ICE_PTT_UNUSED_ENTRY(543),
	ICE_PTT_UNUSED_ENTRY(544),
	ICE_PTT_UNUSED_ENTRY(545),
	ICE_PTT_UNUSED_ENTRY(546),
	ICE_PTT_UNUSED_ENTRY(547),
	ICE_PTT_UNUSED_ENTRY(548),
	ICE_PTT_UNUSED_ENTRY(549),

	ICE_PTT_UNUSED_ENTRY(550),
	ICE_PTT_UNUSED_ENTRY(551),
	ICE_PTT_UNUSED_ENTRY(552),
	ICE_PTT_UNUSED_ENTRY(553),
	ICE_PTT_UNUSED_ENTRY(554),
	ICE_PTT_UNUSED_ENTRY(555),
	ICE_PTT_UNUSED_ENTRY(556),
	ICE_PTT_UNUSED_ENTRY(557),
	ICE_PTT_UNUSED_ENTRY(558),
	ICE_PTT_UNUSED_ENTRY(559),

	ICE_PTT_UNUSED_ENTRY(560),
	ICE_PTT_UNUSED_ENTRY(561),
	ICE_PTT_UNUSED_ENTRY(562),
	ICE_PTT_UNUSED_ENTRY(563),
	ICE_PTT_UNUSED_ENTRY(564),
	ICE_PTT_UNUSED_ENTRY(565),
	ICE_PTT_UNUSED_ENTRY(566),
	ICE_PTT_UNUSED_ENTRY(567),
	ICE_PTT_UNUSED_ENTRY(568),
	ICE_PTT_UNUSED_ENTRY(569),

	ICE_PTT_UNUSED_ENTRY(570),
	ICE_PTT_UNUSED_ENTRY(571),
	ICE_PTT_UNUSED_ENTRY(572),
	ICE_PTT_UNUSED_ENTRY(573),
	ICE_PTT_UNUSED_ENTRY(574),
	ICE_PTT_UNUSED_ENTRY(575),
	ICE_PTT_UNUSED_ENTRY(576),
	ICE_PTT_UNUSED_ENTRY(577),
	ICE_PTT_UNUSED_ENTRY(578),
	ICE_PTT_UNUSED_ENTRY(579),

	ICE_PTT_UNUSED_ENTRY(580),
	ICE_PTT_UNUSED_ENTRY(581),
	ICE_PTT_UNUSED_ENTRY(582),
	ICE_PTT_UNUSED_ENTRY(583),
	ICE_PTT_UNUSED_ENTRY(584),
	ICE_PTT_UNUSED_ENTRY(585),
	ICE_PTT_UNUSED_ENTRY(586),
	ICE_PTT_UNUSED_ENTRY(587),
	ICE_PTT_UNUSED_ENTRY(588),
	ICE_PTT_UNUSED_ENTRY(589),

	ICE_PTT_UNUSED_ENTRY(590),
	ICE_PTT_UNUSED_ENTRY(591),
	ICE_PTT_UNUSED_ENTRY(592),
	ICE_PTT_UNUSED_ENTRY(593),
	ICE_PTT_UNUSED_ENTRY(594),
	ICE_PTT_UNUSED_ENTRY(595),
	ICE_PTT_UNUSED_ENTRY(596),
	ICE_PTT_UNUSED_ENTRY(597),
	ICE_PTT_UNUSED_ENTRY(598),
	ICE_PTT_UNUSED_ENTRY(599),

	ICE_PTT_UNUSED_ENTRY(600),
	ICE_PTT_UNUSED_ENTRY(601),
	ICE_PTT_UNUSED_ENTRY(602),
	ICE_PTT_UNUSED_ENTRY(603),
	ICE_PTT_UNUSED_ENTRY(604),
	ICE_PTT_UNUSED_ENTRY(605),
	ICE_PTT_UNUSED_ENTRY(606),
	ICE_PTT_UNUSED_ENTRY(607),
	ICE_PTT_UNUSED_ENTRY(608),
	ICE_PTT_UNUSED_ENTRY(609),

	ICE_PTT_UNUSED_ENTRY(610),
	ICE_PTT_UNUSED_ENTRY(611),
	ICE_PTT_UNUSED_ENTRY(612),
	ICE_PTT_UNUSED_ENTRY(613),
	ICE_PTT_UNUSED_ENTRY(614),
	ICE_PTT_UNUSED_ENTRY(615),
	ICE_PTT_UNUSED_ENTRY(616),
	ICE_PTT_UNUSED_ENTRY(617),
	ICE_PTT_UNUSED_ENTRY(618),
	ICE_PTT_UNUSED_ENTRY(619),

	ICE_PTT_UNUSED_ENTRY(620),
	ICE_PTT_UNUSED_ENTRY(621),
	ICE_PTT_UNUSED_ENTRY(622),
	ICE_PTT_UNUSED_ENTRY(623),
	ICE_PTT_UNUSED_ENTRY(624),
	ICE_PTT_UNUSED_ENTRY(625),
	ICE_PTT_UNUSED_ENTRY(626),
	ICE_PTT_UNUSED_ENTRY(627),
	ICE_PTT_UNUSED_ENTRY(628),
	ICE_PTT_UNUSED_ENTRY(629),

	ICE_PTT_UNUSED_ENTRY(630),
	ICE_PTT_UNUSED_ENTRY(631),
	ICE_PTT_UNUSED_ENTRY(632),
	ICE_PTT_UNUSED_ENTRY(633),
	ICE_PTT_UNUSED_ENTRY(634),
	ICE_PTT_UNUSED_ENTRY(635),
	ICE_PTT_UNUSED_ENTRY(636),
	ICE_PTT_UNUSED_ENTRY(637),
	ICE_PTT_UNUSED_ENTRY(638),
	ICE_PTT_UNUSED_ENTRY(639),

	ICE_PTT_UNUSED_ENTRY(640),
	ICE_PTT_UNUSED_ENTRY(641),
	ICE_PTT_UNUSED_ENTRY(642),
	ICE_PTT_UNUSED_ENTRY(643),
	ICE_PTT_UNUSED_ENTRY(644),
	ICE_PTT_UNUSED_ENTRY(645),
	ICE_PTT_UNUSED_ENTRY(646),
	ICE_PTT_UNUSED_ENTRY(647),
	ICE_PTT_UNUSED_ENTRY(648),
	ICE_PTT_UNUSED_ENTRY(649),

	ICE_PTT_UNUSED_ENTRY(650),
	ICE_PTT_UNUSED_ENTRY(651),
	ICE_PTT_UNUSED_ENTRY(652),
	ICE_PTT_UNUSED_ENTRY(653),
	ICE_PTT_UNUSED_ENTRY(654),
	ICE_PTT_UNUSED_ENTRY(655),
	ICE_PTT_UNUSED_ENTRY(656),
	ICE_PTT_UNUSED_ENTRY(657),
	ICE_PTT_UNUSED_ENTRY(658),
	ICE_PTT_UNUSED_ENTRY(659),

	ICE_PTT_UNUSED_ENTRY(660),
	ICE_PTT_UNUSED_ENTRY(661),
	ICE_PTT_UNUSED_ENTRY(662),
	ICE_PTT_UNUSED_ENTRY(663),
	ICE_PTT_UNUSED_ENTRY(664),
	ICE_PTT_UNUSED_ENTRY(665),
	ICE_PTT_UNUSED_ENTRY(666),
	ICE_PTT_UNUSED_ENTRY(667),
	ICE_PTT_UNUSED_ENTRY(668),
	ICE_PTT_UNUSED_ENTRY(669),

	ICE_PTT_UNUSED_ENTRY(670),
	ICE_PTT_UNUSED_ENTRY(671),
	ICE_PTT_UNUSED_ENTRY(672),
	ICE_PTT_UNUSED_ENTRY(673),
	ICE_PTT_UNUSED_ENTRY(674),
	ICE_PTT_UNUSED_ENTRY(675),
	ICE_PTT_UNUSED_ENTRY(676),
	ICE_PTT_UNUSED_ENTRY(677),
	ICE_PTT_UNUSED_ENTRY(678),
	ICE_PTT_UNUSED_ENTRY(679),

	ICE_PTT_UNUSED_ENTRY(680),
	ICE_PTT_UNUSED_ENTRY(681),
	ICE_PTT_UNUSED_ENTRY(682),
	ICE_PTT_UNUSED_ENTRY(683),
	ICE_PTT_UNUSED_ENTRY(684),
	ICE_PTT_UNUSED_ENTRY(685),
	ICE_PTT_UNUSED_ENTRY(686),
	ICE_PTT_UNUSED_ENTRY(687),
	ICE_PTT_UNUSED_ENTRY(688),
	ICE_PTT_UNUSED_ENTRY(689),

	ICE_PTT_UNUSED_ENTRY(690),
	ICE_PTT_UNUSED_ENTRY(691),
	ICE_PTT_UNUSED_ENTRY(692),
	ICE_PTT_UNUSED_ENTRY(693),
	ICE_PTT_UNUSED_ENTRY(694),
	ICE_PTT_UNUSED_ENTRY(695),
	ICE_PTT_UNUSED_ENTRY(696),
	ICE_PTT_UNUSED_ENTRY(697),
	ICE_PTT_UNUSED_ENTRY(698),
	ICE_PTT_UNUSED_ENTRY(699),

	ICE_PTT_UNUSED_ENTRY(700),
	ICE_PTT_UNUSED_ENTRY(701),
	ICE_PTT_UNUSED_ENTRY(702),
	ICE_PTT_UNUSED_ENTRY(703),
	ICE_PTT_UNUSED_ENTRY(704),
	ICE_PTT_UNUSED_ENTRY(705),
	ICE_PTT_UNUSED_ENTRY(706),
	ICE_PTT_UNUSED_ENTRY(707),
	ICE_PTT_UNUSED_ENTRY(708),
	ICE_PTT_UNUSED_ENTRY(709),

	ICE_PTT_UNUSED_ENTRY(710),
	ICE_PTT_UNUSED_ENTRY(711),
	ICE_PTT_UNUSED_ENTRY(712),
	ICE_PTT_UNUSED_ENTRY(713),
	ICE_PTT_UNUSED_ENTRY(714),
	ICE_PTT_UNUSED_ENTRY(715),
	ICE_PTT_UNUSED_ENTRY(716),
	ICE_PTT_UNUSED_ENTRY(717),
	ICE_PTT_UNUSED_ENTRY(718),
	ICE_PTT_UNUSED_ENTRY(719),

	ICE_PTT_UNUSED_ENTRY(720),
	ICE_PTT_UNUSED_ENTRY(721),
	ICE_PTT_UNUSED_ENTRY(722),
	ICE_PTT_UNUSED_ENTRY(723),
	ICE_PTT_UNUSED_ENTRY(724),
	ICE_PTT_UNUSED_ENTRY(725),
	ICE_PTT_UNUSED_ENTRY(726),
	ICE_PTT_UNUSED_ENTRY(727),
	ICE_PTT_UNUSED_ENTRY(728),
	ICE_PTT_UNUSED_ENTRY(729),

	ICE_PTT_UNUSED_ENTRY(730),
	ICE_PTT_UNUSED_ENTRY(731),
	ICE_PTT_UNUSED_ENTRY(732),
	ICE_PTT_UNUSED_ENTRY(733),
	ICE_PTT_UNUSED_ENTRY(734),
	ICE_PTT_UNUSED_ENTRY(735),
	ICE_PTT_UNUSED_ENTRY(736),
	ICE_PTT_UNUSED_ENTRY(737),
	ICE_PTT_UNUSED_ENTRY(738),
	ICE_PTT_UNUSED_ENTRY(739),

	ICE_PTT_UNUSED_ENTRY(740),
	ICE_PTT_UNUSED_ENTRY(741),
	ICE_PTT_UNUSED_ENTRY(742),
	ICE_PTT_UNUSED_ENTRY(743),
	ICE_PTT_UNUSED_ENTRY(744),
	ICE_PTT_UNUSED_ENTRY(745),
	ICE_PTT_UNUSED_ENTRY(746),
	ICE_PTT_UNUSED_ENTRY(747),
	ICE_PTT_UNUSED_ENTRY(748),
	ICE_PTT_UNUSED_ENTRY(749),

	ICE_PTT_UNUSED_ENTRY(750),
	ICE_PTT_UNUSED_ENTRY(751),
	ICE_PTT_UNUSED_ENTRY(752),
	ICE_PTT_UNUSED_ENTRY(753),
	ICE_PTT_UNUSED_ENTRY(754),
	ICE_PTT_UNUSED_ENTRY(755),
	ICE_PTT_UNUSED_ENTRY(756),
	ICE_PTT_UNUSED_ENTRY(757),
	ICE_PTT_UNUSED_ENTRY(758),
	ICE_PTT_UNUSED_ENTRY(759),

	ICE_PTT_UNUSED_ENTRY(760),
	ICE_PTT_UNUSED_ENTRY(761),
	ICE_PTT_UNUSED_ENTRY(762),
	ICE_PTT_UNUSED_ENTRY(763),
	ICE_PTT_UNUSED_ENTRY(764),
	ICE_PTT_UNUSED_ENTRY(765),
	ICE_PTT_UNUSED_ENTRY(766),
	ICE_PTT_UNUSED_ENTRY(767),
	ICE_PTT_UNUSED_ENTRY(768),
	ICE_PTT_UNUSED_ENTRY(769),

	ICE_PTT_UNUSED_ENTRY(770),
	ICE_PTT_UNUSED_ENTRY(771),
	ICE_PTT_UNUSED_ENTRY(772),
	ICE_PTT_UNUSED_ENTRY(773),
	ICE_PTT_UNUSED_ENTRY(774),
	ICE_PTT_UNUSED_ENTRY(775),
	ICE_PTT_UNUSED_ENTRY(776),
	ICE_PTT_UNUSED_ENTRY(777),
	ICE_PTT_UNUSED_ENTRY(778),
	ICE_PTT_UNUSED_ENTRY(779),

	ICE_PTT_UNUSED_ENTRY(780),
	ICE_PTT_UNUSED_ENTRY(781),
	ICE_PTT_UNUSED_ENTRY(782),
	ICE_PTT_UNUSED_ENTRY(783),
	ICE_PTT_UNUSED_ENTRY(784),
	ICE_PTT_UNUSED_ENTRY(785),
	ICE_PTT_UNUSED_ENTRY(786),
	ICE_PTT_UNUSED_ENTRY(787),
	ICE_PTT_UNUSED_ENTRY(788),
	ICE_PTT_UNUSED_ENTRY(789),

	ICE_PTT_UNUSED_ENTRY(790),
	ICE_PTT_UNUSED_ENTRY(791),
	ICE_PTT_UNUSED_ENTRY(792),
	ICE_PTT_UNUSED_ENTRY(793),
	ICE_PTT_UNUSED_ENTRY(794),
	ICE_PTT_UNUSED_ENTRY(795),
	ICE_PTT_UNUSED_ENTRY(796),
	ICE_PTT_UNUSED_ENTRY(797),
	ICE_PTT_UNUSED_ENTRY(798),
	ICE_PTT_UNUSED_ENTRY(799),

	ICE_PTT_UNUSED_ENTRY(800),
	ICE_PTT_UNUSED_ENTRY(801),
	ICE_PTT_UNUSED_ENTRY(802),
	ICE_PTT_UNUSED_ENTRY(803),
	ICE_PTT_UNUSED_ENTRY(804),
	ICE_PTT_UNUSED_ENTRY(805),
	ICE_PTT_UNUSED_ENTRY(806),
	ICE_PTT_UNUSED_ENTRY(807),
	ICE_PTT_UNUSED_ENTRY(808),
	ICE_PTT_UNUSED_ENTRY(809),

	ICE_PTT_UNUSED_ENTRY(810),
	ICE_PTT_UNUSED_ENTRY(811),
	ICE_PTT_UNUSED_ENTRY(812),
	ICE_PTT_UNUSED_ENTRY(813),
	ICE_PTT_UNUSED_ENTRY(814),
	ICE_PTT_UNUSED_ENTRY(815),
	ICE_PTT_UNUSED_ENTRY(816),
	ICE_PTT_UNUSED_ENTRY(817),
	ICE_PTT_UNUSED_ENTRY(818),
	ICE_PTT_UNUSED_ENTRY(819),

	ICE_PTT_UNUSED_ENTRY(820),
	ICE_PTT_UNUSED_ENTRY(821),
	ICE_PTT_UNUSED_ENTRY(822),
	ICE_PTT_UNUSED_ENTRY(823),
	ICE_PTT_UNUSED_ENTRY(824),
	ICE_PTT_UNUSED_ENTRY(825),
	ICE_PTT_UNUSED_ENTRY(826),
	ICE_PTT_UNUSED_ENTRY(827),
	ICE_PTT_UNUSED_ENTRY(828),
	ICE_PTT_UNUSED_ENTRY(829),

	ICE_PTT_UNUSED_ENTRY(830),
	ICE_PTT_UNUSED_ENTRY(831),
	ICE_PTT_UNUSED_ENTRY(832),
	ICE_PTT_UNUSED_ENTRY(833),
	ICE_PTT_UNUSED_ENTRY(834),
	ICE_PTT_UNUSED_ENTRY(835),
	ICE_PTT_UNUSED_ENTRY(836),
	ICE_PTT_UNUSED_ENTRY(837),
	ICE_PTT_UNUSED_ENTRY(838),
	ICE_PTT_UNUSED_ENTRY(839),

	ICE_PTT_UNUSED_ENTRY(840),
	ICE_PTT_UNUSED_ENTRY(841),
	ICE_PTT_UNUSED_ENTRY(842),
	ICE_PTT_UNUSED_ENTRY(843),
	ICE_PTT_UNUSED_ENTRY(844),
	ICE_PTT_UNUSED_ENTRY(845),
	ICE_PTT_UNUSED_ENTRY(846),
	ICE_PTT_UNUSED_ENTRY(847),
	ICE_PTT_UNUSED_ENTRY(848),
	ICE_PTT_UNUSED_ENTRY(849),

	ICE_PTT_UNUSED_ENTRY(850),
	ICE_PTT_UNUSED_ENTRY(851),
	ICE_PTT_UNUSED_ENTRY(852),
	ICE_PTT_UNUSED_ENTRY(853),
	ICE_PTT_UNUSED_ENTRY(854),
	ICE_PTT_UNUSED_ENTRY(855),
	ICE_PTT_UNUSED_ENTRY(856),
	ICE_PTT_UNUSED_ENTRY(857),
	ICE_PTT_UNUSED_ENTRY(858),
	ICE_PTT_UNUSED_ENTRY(859),

	ICE_PTT_UNUSED_ENTRY(860),
	ICE_PTT_UNUSED_ENTRY(861),
	ICE_PTT_UNUSED_ENTRY(862),
	ICE_PTT_UNUSED_ENTRY(863),
	ICE_PTT_UNUSED_ENTRY(864),
	ICE_PTT_UNUSED_ENTRY(865),
	ICE_PTT_UNUSED_ENTRY(866),
	ICE_PTT_UNUSED_ENTRY(867),
	ICE_PTT_UNUSED_ENTRY(868),
	ICE_PTT_UNUSED_ENTRY(869),

	ICE_PTT_UNUSED_ENTRY(870),
	ICE_PTT_UNUSED_ENTRY(871),
	ICE_PTT_UNUSED_ENTRY(872),
	ICE_PTT_UNUSED_ENTRY(873),
	ICE_PTT_UNUSED_ENTRY(874),
	ICE_PTT_UNUSED_ENTRY(875),
	ICE_PTT_UNUSED_ENTRY(876),
	ICE_PTT_UNUSED_ENTRY(877),
	ICE_PTT_UNUSED_ENTRY(878),
	ICE_PTT_UNUSED_ENTRY(879),

	ICE_PTT_UNUSED_ENTRY(880),
	ICE_PTT_UNUSED_ENTRY(881),
	ICE_PTT_UNUSED_ENTRY(882),
	ICE_PTT_UNUSED_ENTRY(883),
	ICE_PTT_UNUSED_ENTRY(884),
	ICE_PTT_UNUSED_ENTRY(885),
	ICE_PTT_UNUSED_ENTRY(886),
	ICE_PTT_UNUSED_ENTRY(887),
	ICE_PTT_UNUSED_ENTRY(888),
	ICE_PTT_UNUSED_ENTRY(889),

	ICE_PTT_UNUSED_ENTRY(890),
	ICE_PTT_UNUSED_ENTRY(891),
	ICE_PTT_UNUSED_ENTRY(892),
	ICE_PTT_UNUSED_ENTRY(893),
	ICE_PTT_UNUSED_ENTRY(894),
	ICE_PTT_UNUSED_ENTRY(895),
	ICE_PTT_UNUSED_ENTRY(896),
	ICE_PTT_UNUSED_ENTRY(897),
	ICE_PTT_UNUSED_ENTRY(898),
	ICE_PTT_UNUSED_ENTRY(899),

	ICE_PTT_UNUSED_ENTRY(900),
	ICE_PTT_UNUSED_ENTRY(901),
	ICE_PTT_UNUSED_ENTRY(902),
	ICE_PTT_UNUSED_ENTRY(903),
	ICE_PTT_UNUSED_ENTRY(904),
	ICE_PTT_UNUSED_ENTRY(905),
	ICE_PTT_UNUSED_ENTRY(906),
	ICE_PTT_UNUSED_ENTRY(907),
	ICE_PTT_UNUSED_ENTRY(908),
	ICE_PTT_UNUSED_ENTRY(909),

	ICE_PTT_UNUSED_ENTRY(910),
	ICE_PTT_UNUSED_ENTRY(911),
	ICE_PTT_UNUSED_ENTRY(912),
	ICE_PTT_UNUSED_ENTRY(913),
	ICE_PTT_UNUSED_ENTRY(914),
	ICE_PTT_UNUSED_ENTRY(915),
	ICE_PTT_UNUSED_ENTRY(916),
	ICE_PTT_UNUSED_ENTRY(917),
	ICE_PTT_UNUSED_ENTRY(918),
	ICE_PTT_UNUSED_ENTRY(919),

	ICE_PTT_UNUSED_ENTRY(920),
	ICE_PTT_UNUSED_ENTRY(921),
	ICE_PTT_UNUSED_ENTRY(922),
	ICE_PTT_UNUSED_ENTRY(923),
	ICE_PTT_UNUSED_ENTRY(924),
	ICE_PTT_UNUSED_ENTRY(925),
	ICE_PTT_UNUSED_ENTRY(926),
	ICE_PTT_UNUSED_ENTRY(927),
	ICE_PTT_UNUSED_ENTRY(928),
	ICE_PTT_UNUSED_ENTRY(929),

	ICE_PTT_UNUSED_ENTRY(930),
	ICE_PTT_UNUSED_ENTRY(931),
	ICE_PTT_UNUSED_ENTRY(932),
	ICE_PTT_UNUSED_ENTRY(933),
	ICE_PTT_UNUSED_ENTRY(934),
	ICE_PTT_UNUSED_ENTRY(935),
	ICE_PTT_UNUSED_ENTRY(936),
	ICE_PTT_UNUSED_ENTRY(937),
	ICE_PTT_UNUSED_ENTRY(938),
	ICE_PTT_UNUSED_ENTRY(939),

	ICE_PTT_UNUSED_ENTRY(940),
	ICE_PTT_UNUSED_ENTRY(941),
	ICE_PTT_UNUSED_ENTRY(942),
	ICE_PTT_UNUSED_ENTRY(943),
	ICE_PTT_UNUSED_ENTRY(944),
	ICE_PTT_UNUSED_ENTRY(945),
	ICE_PTT_UNUSED_ENTRY(946),
	ICE_PTT_UNUSED_ENTRY(947),
	ICE_PTT_UNUSED_ENTRY(948),
	ICE_PTT_UNUSED_ENTRY(949),

	ICE_PTT_UNUSED_ENTRY(950),
	ICE_PTT_UNUSED_ENTRY(951),
	ICE_PTT_UNUSED_ENTRY(952),
	ICE_PTT_UNUSED_ENTRY(953),
	ICE_PTT_UNUSED_ENTRY(954),
	ICE_PTT_UNUSED_ENTRY(955),
	ICE_PTT_UNUSED_ENTRY(956),
	ICE_PTT_UNUSED_ENTRY(957),
	ICE_PTT_UNUSED_ENTRY(958),
	ICE_PTT_UNUSED_ENTRY(959),

	ICE_PTT_UNUSED_ENTRY(960),
	ICE_PTT_UNUSED_ENTRY(961),
	ICE_PTT_UNUSED_ENTRY(962),
	ICE_PTT_UNUSED_ENTRY(963),
	ICE_PTT_UNUSED_ENTRY(964),
	ICE_PTT_UNUSED_ENTRY(965),
	ICE_PTT_UNUSED_ENTRY(966),
	ICE_PTT_UNUSED_ENTRY(967),
	ICE_PTT_UNUSED_ENTRY(968),
	ICE_PTT_UNUSED_ENTRY(969),

	ICE_PTT_UNUSED_ENTRY(970),
	ICE_PTT_UNUSED_ENTRY(971),
	ICE_PTT_UNUSED_ENTRY(972),
	ICE_PTT_UNUSED_ENTRY(973),
	ICE_PTT_UNUSED_ENTRY(974),
	ICE_PTT_UNUSED_ENTRY(975),
	ICE_PTT_UNUSED_ENTRY(976),
	ICE_PTT_UNUSED_ENTRY(977),
	ICE_PTT_UNUSED_ENTRY(978),
	ICE_PTT_UNUSED_ENTRY(979),

	ICE_PTT_UNUSED_ENTRY(980),
	ICE_PTT_UNUSED_ENTRY(981),
	ICE_PTT_UNUSED_ENTRY(982),
	ICE_PTT_UNUSED_ENTRY(983),
	ICE_PTT_UNUSED_ENTRY(984),
	ICE_PTT_UNUSED_ENTRY(985),
	ICE_PTT_UNUSED_ENTRY(986),
	ICE_PTT_UNUSED_ENTRY(987),
	ICE_PTT_UNUSED_ENTRY(988),
	ICE_PTT_UNUSED_ENTRY(989),

	ICE_PTT_UNUSED_ENTRY(990),
	ICE_PTT_UNUSED_ENTRY(991),
	ICE_PTT_UNUSED_ENTRY(992),
	ICE_PTT_UNUSED_ENTRY(993),
	ICE_PTT_UNUSED_ENTRY(994),
	ICE_PTT_UNUSED_ENTRY(995),
	ICE_PTT_UNUSED_ENTRY(996),
	ICE_PTT_UNUSED_ENTRY(997),
	ICE_PTT_UNUSED_ENTRY(998),
	ICE_PTT_UNUSED_ENTRY(999),

	ICE_PTT_UNUSED_ENTRY(1000),
	ICE_PTT_UNUSED_ENTRY(1001),
	ICE_PTT_UNUSED_ENTRY(1002),
	ICE_PTT_UNUSED_ENTRY(1003),
	ICE_PTT_UNUSED_ENTRY(1004),
	ICE_PTT_UNUSED_ENTRY(1005),
	ICE_PTT_UNUSED_ENTRY(1006),
	ICE_PTT_UNUSED_ENTRY(1007),
	ICE_PTT_UNUSED_ENTRY(1008),
	ICE_PTT_UNUSED_ENTRY(1009),

	ICE_PTT_UNUSED_ENTRY(1010),
	ICE_PTT_UNUSED_ENTRY(1011),
	ICE_PTT_UNUSED_ENTRY(1012),
	ICE_PTT_UNUSED_ENTRY(1013),
	ICE_PTT_UNUSED_ENTRY(1014),
	ICE_PTT_UNUSED_ENTRY(1015),
	ICE_PTT_UNUSED_ENTRY(1016),
	ICE_PTT_UNUSED_ENTRY(1017),
	ICE_PTT_UNUSED_ENTRY(1018),
	ICE_PTT_UNUSED_ENTRY(1019),

	ICE_PTT_UNUSED_ENTRY(1020),
	ICE_PTT_UNUSED_ENTRY(1021),
	ICE_PTT_UNUSED_ENTRY(1022),
	ICE_PTT_UNUSED_ENTRY(1023)
};

static inline struct ice_rx_ptype_decoded ice_decode_rx_desc_ptype(uint16_t ptype)
{
	return ice_ptype_lkup[ptype];
}

#define ICE_LINK_SPEED_UNKNOWN		0
#define ICE_LINK_SPEED_10MBPS		10
#define ICE_LINK_SPEED_100MBPS		100
#define ICE_LINK_SPEED_1000MBPS		1000
#define ICE_LINK_SPEED_2500MBPS		2500
#define ICE_LINK_SPEED_5000MBPS		5000
#define ICE_LINK_SPEED_10000MBPS	10000
#define ICE_LINK_SPEED_20000MBPS	20000
#define ICE_LINK_SPEED_25000MBPS	25000
#define ICE_LINK_SPEED_40000MBPS	40000
#define ICE_LINK_SPEED_50000MBPS	50000
#define ICE_LINK_SPEED_100000MBPS	100000
#endif /* _ICE_LAN_TX_RX_H_ */